clock.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/io.h>
  19. #include <mach/hardware.h>
  20. #include <mach/map.h>
  21. #include <plat/regs-sys.h>
  22. #include <plat/regs-clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/devs.h>
  25. #include <plat/clock.h>
  26. struct clk clk_h2 = {
  27. .name = "hclk2",
  28. .id = -1,
  29. .rate = 0,
  30. };
  31. struct clk clk_27m = {
  32. .name = "clk_27m",
  33. .id = -1,
  34. .rate = 27000000,
  35. };
  36. static int clk_48m_ctrl(struct clk *clk, int enable)
  37. {
  38. unsigned long flags;
  39. u32 val;
  40. /* can't rely on clock lock, this register has other usages */
  41. local_irq_save(flags);
  42. val = __raw_readl(S3C64XX_OTHERS);
  43. if (enable)
  44. val |= S3C64XX_OTHERS_USBMASK;
  45. else
  46. val &= ~S3C64XX_OTHERS_USBMASK;
  47. __raw_writel(val, S3C64XX_OTHERS);
  48. local_irq_restore(flags);
  49. return 0;
  50. }
  51. struct clk clk_48m = {
  52. .name = "clk_48m",
  53. .id = -1,
  54. .rate = 48000000,
  55. .enable = clk_48m_ctrl,
  56. };
  57. static int inline s3c64xx_gate(void __iomem *reg,
  58. struct clk *clk,
  59. int enable)
  60. {
  61. unsigned int ctrlbit = clk->ctrlbit;
  62. u32 con;
  63. con = __raw_readl(reg);
  64. if (enable)
  65. con |= ctrlbit;
  66. else
  67. con &= ~ctrlbit;
  68. __raw_writel(con, reg);
  69. return 0;
  70. }
  71. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  72. {
  73. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  74. }
  75. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  76. {
  77. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  78. }
  79. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  80. {
  81. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  82. }
  83. static struct clk init_clocks_disable[] = {
  84. {
  85. .name = "nand",
  86. .id = -1,
  87. .parent = &clk_h,
  88. }, {
  89. .name = "adc",
  90. .id = -1,
  91. .parent = &clk_p,
  92. .enable = s3c64xx_pclk_ctrl,
  93. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  94. }, {
  95. .name = "i2c",
  96. .id = -1,
  97. .parent = &clk_p,
  98. .enable = s3c64xx_pclk_ctrl,
  99. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  100. }, {
  101. .name = "iis",
  102. .id = 0,
  103. .parent = &clk_p,
  104. .enable = s3c64xx_pclk_ctrl,
  105. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  106. }, {
  107. .name = "iis",
  108. .id = 1,
  109. .parent = &clk_p,
  110. .enable = s3c64xx_pclk_ctrl,
  111. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  112. }, {
  113. .name = "spi",
  114. .id = 0,
  115. .parent = &clk_p,
  116. .enable = s3c64xx_pclk_ctrl,
  117. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  118. }, {
  119. .name = "spi",
  120. .id = 1,
  121. .parent = &clk_p,
  122. .enable = s3c64xx_pclk_ctrl,
  123. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  124. }, {
  125. .name = "48m",
  126. .id = 0,
  127. .parent = &clk_48m,
  128. .enable = s3c64xx_sclk_ctrl,
  129. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  130. }, {
  131. .name = "48m",
  132. .id = 1,
  133. .parent = &clk_48m,
  134. .enable = s3c64xx_sclk_ctrl,
  135. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  136. }, {
  137. .name = "48m",
  138. .id = 2,
  139. .parent = &clk_48m,
  140. .enable = s3c64xx_sclk_ctrl,
  141. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  142. }, {
  143. .name = "dma0",
  144. .id = -1,
  145. .parent = &clk_h,
  146. .enable = s3c64xx_hclk_ctrl,
  147. .ctrlbit = S3C_CLKCON_HCLK_DMA0,
  148. }, {
  149. .name = "dma1",
  150. .id = -1,
  151. .parent = &clk_h,
  152. .enable = s3c64xx_hclk_ctrl,
  153. .ctrlbit = S3C_CLKCON_HCLK_DMA1,
  154. },
  155. };
  156. static struct clk init_clocks[] = {
  157. {
  158. .name = "lcd",
  159. .id = -1,
  160. .parent = &clk_h,
  161. .enable = s3c64xx_hclk_ctrl,
  162. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  163. }, {
  164. .name = "gpio",
  165. .id = -1,
  166. .parent = &clk_p,
  167. .enable = s3c64xx_pclk_ctrl,
  168. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  169. }, {
  170. .name = "usb-host",
  171. .id = -1,
  172. .parent = &clk_h,
  173. .enable = s3c64xx_hclk_ctrl,
  174. .ctrlbit = S3C_CLKCON_HCLK_UHOST,
  175. }, {
  176. .name = "hsmmc",
  177. .id = 0,
  178. .parent = &clk_h,
  179. .enable = s3c64xx_hclk_ctrl,
  180. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  181. }, {
  182. .name = "hsmmc",
  183. .id = 1,
  184. .parent = &clk_h,
  185. .enable = s3c64xx_hclk_ctrl,
  186. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  187. }, {
  188. .name = "hsmmc",
  189. .id = 2,
  190. .parent = &clk_h,
  191. .enable = s3c64xx_hclk_ctrl,
  192. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  193. }, {
  194. .name = "timers",
  195. .id = -1,
  196. .parent = &clk_p,
  197. .enable = s3c64xx_pclk_ctrl,
  198. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  199. }, {
  200. .name = "uart",
  201. .id = 0,
  202. .parent = &clk_p,
  203. .enable = s3c64xx_pclk_ctrl,
  204. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  205. }, {
  206. .name = "uart",
  207. .id = 1,
  208. .parent = &clk_p,
  209. .enable = s3c64xx_pclk_ctrl,
  210. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  211. }, {
  212. .name = "uart",
  213. .id = 2,
  214. .parent = &clk_p,
  215. .enable = s3c64xx_pclk_ctrl,
  216. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  217. }, {
  218. .name = "uart",
  219. .id = 3,
  220. .parent = &clk_p,
  221. .enable = s3c64xx_pclk_ctrl,
  222. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  223. }, {
  224. .name = "rtc",
  225. .id = -1,
  226. .parent = &clk_p,
  227. .enable = s3c64xx_pclk_ctrl,
  228. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  229. }, {
  230. .name = "watchdog",
  231. .id = -1,
  232. .parent = &clk_p,
  233. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  234. }, {
  235. .name = "ac97",
  236. .id = -1,
  237. .parent = &clk_p,
  238. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  239. }
  240. };
  241. static struct clk *clks[] __initdata = {
  242. &clk_ext,
  243. &clk_epll,
  244. &clk_27m,
  245. &clk_48m,
  246. &clk_h2,
  247. };
  248. void __init s3c64xx_register_clocks(void)
  249. {
  250. struct clk *clkp;
  251. int ret;
  252. int ptr;
  253. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  254. clkp = init_clocks;
  255. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks); ptr++, clkp++) {
  256. ret = s3c24xx_register_clock(clkp);
  257. if (ret < 0) {
  258. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  259. clkp->name, ret);
  260. }
  261. }
  262. clkp = init_clocks_disable;
  263. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  264. ret = s3c24xx_register_clock(clkp);
  265. if (ret < 0) {
  266. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  267. clkp->name, ret);
  268. }
  269. (clkp->enable)(clkp, 0);
  270. }
  271. s3c_pwmclk_init();
  272. }