map.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /* linux/include/asm-arm/plat-s3c24xx/map.h
  2. *
  3. * Copyright (c) 2008 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C24XX - Memory map definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_PLAT_S3C24XX_MAP_H
  13. #define __ASM_PLAT_S3C24XX_MAP_H
  14. /* interrupt controller is the first thing we put in, to make
  15. * the assembly code for the irq detection easier
  16. */
  17. #define S3C24XX_VA_IRQ S3C_VA_IRQ
  18. #define S3C2410_PA_IRQ (0x4A000000)
  19. #define S3C24XX_SZ_IRQ SZ_1M
  20. /* memory controller registers */
  21. #define S3C24XX_VA_MEMCTRL S3C_VA_MEM
  22. #define S3C2410_PA_MEMCTRL (0x48000000)
  23. #define S3C24XX_SZ_MEMCTRL SZ_1M
  24. /* UARTs */
  25. #define S3C24XX_VA_UART S3C_VA_UART
  26. #define S3C2410_PA_UART (0x50000000)
  27. #define S3C24XX_SZ_UART SZ_1M
  28. #define S3C_UART_OFFSET (0x4000)
  29. #define S3C_VA_UARTx(uart) (S3C_VA_UART + ((uart * S3C_UART_OFFSET)))
  30. /* Timers */
  31. #define S3C24XX_VA_TIMER S3C_VA_TIMER
  32. #define S3C2410_PA_TIMER (0x51000000)
  33. #define S3C24XX_SZ_TIMER SZ_1M
  34. /* Clock and Power management */
  35. #define S3C24XX_VA_CLKPWR S3C_VA_SYS
  36. #define S3C24XX_SZ_CLKPWR SZ_1M
  37. /* USB Device port */
  38. #define S3C2410_PA_USBDEV (0x52000000)
  39. #define S3C24XX_SZ_USBDEV SZ_1M
  40. /* Watchdog */
  41. #define S3C24XX_VA_WATCHDOG S3C_VA_WATCHDOG
  42. #define S3C2410_PA_WATCHDOG (0x53000000)
  43. #define S3C24XX_SZ_WATCHDOG SZ_1M
  44. /* Standard size definitions for peripheral blocks. */
  45. #define S3C24XX_SZ_IIS SZ_1M
  46. #define S3C24XX_SZ_ADC SZ_1M
  47. #define S3C24XX_SZ_SPI SZ_1M
  48. #define S3C24XX_SZ_SDI SZ_1M
  49. #define S3C24XX_SZ_NAND SZ_1M
  50. /* GPIO ports */
  51. /* the calculation for the VA of this must ensure that
  52. * it is the same distance apart from the UART in the
  53. * phsyical address space, as the initial mapping for the IO
  54. * is done as a 1:1 maping. This puts it (currently) at
  55. * 0xFA800000, which is not in the way of any current mapping
  56. * by the base system.
  57. */
  58. #define S3C2410_PA_GPIO (0x56000000)
  59. #define S3C24XX_VA_GPIO ((S3C24XX_PA_GPIO - S3C24XX_PA_UART) + S3C24XX_VA_UART)
  60. #define S3C24XX_SZ_GPIO SZ_1M
  61. /* ISA style IO, for each machine to sort out mappings for, if it
  62. * implements it. We reserve two 16M regions for ISA.
  63. */
  64. #define S3C24XX_VA_ISA_WORD S3C2410_ADDR(0x02000000)
  65. #define S3C24XX_VA_ISA_BYTE S3C2410_ADDR(0x03000000)
  66. /* deal with the registers that move under the 2412/2413 */
  67. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  68. #ifndef __ASSEMBLY__
  69. extern void __iomem *s3c24xx_va_gpio2;
  70. #endif
  71. #ifdef CONFIG_CPU_S3C2412_ONLY
  72. #define S3C24XX_VA_GPIO2 (S3C24XX_VA_GPIO + 0x10)
  73. #else
  74. #define S3C24XX_VA_GPIO2 s3c24xx_va_gpio2
  75. #endif
  76. #else
  77. #define s3c24xx_va_gpio2 S3C24XX_VA_GPIO
  78. #define S3C24XX_VA_GPIO2 S3C24XX_VA_GPIO
  79. #endif
  80. #endif /* __ASM_PLAT_S3C24XX_MAP_H */