clock.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /* linux/arch/arm/plat-s3c24xx/clock.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C24XX Core clock control support
  7. *
  8. * Based on, and code from linux/arch/arm/mach-versatile/clock.c
  9. **
  10. ** Copyright (C) 2004 ARM Limited.
  11. ** Written by Deep Blue Solutions Limited.
  12. *
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  27. */
  28. #include <linux/init.h>
  29. #include <linux/module.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/errno.h>
  33. #include <linux/err.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/sysdev.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/ioport.h>
  38. #include <linux/clk.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/io.h>
  41. #include <mach/hardware.h>
  42. #include <asm/irq.h>
  43. #include <plat/cpu-freq.h>
  44. #include <plat/clock.h>
  45. #include <plat/cpu.h>
  46. /* clock information */
  47. static LIST_HEAD(clocks);
  48. /* We originally used an mutex here, but some contexts (see resume)
  49. * are calling functions such as clk_set_parent() with IRQs disabled
  50. * causing an BUG to be triggered.
  51. */
  52. DEFINE_SPINLOCK(clocks_lock);
  53. /* enable and disable calls for use with the clk struct */
  54. static int clk_null_enable(struct clk *clk, int enable)
  55. {
  56. return 0;
  57. }
  58. /* Clock API calls */
  59. struct clk *clk_get(struct device *dev, const char *id)
  60. {
  61. struct clk *p;
  62. struct clk *clk = ERR_PTR(-ENOENT);
  63. int idno;
  64. if (dev == NULL || dev->bus != &platform_bus_type)
  65. idno = -1;
  66. else
  67. idno = to_platform_device(dev)->id;
  68. spin_lock(&clocks_lock);
  69. list_for_each_entry(p, &clocks, list) {
  70. if (p->id == idno &&
  71. strcmp(id, p->name) == 0 &&
  72. try_module_get(p->owner)) {
  73. clk = p;
  74. break;
  75. }
  76. }
  77. /* check for the case where a device was supplied, but the
  78. * clock that was being searched for is not device specific */
  79. if (IS_ERR(clk)) {
  80. list_for_each_entry(p, &clocks, list) {
  81. if (p->id == -1 && strcmp(id, p->name) == 0 &&
  82. try_module_get(p->owner)) {
  83. clk = p;
  84. break;
  85. }
  86. }
  87. }
  88. spin_unlock(&clocks_lock);
  89. return clk;
  90. }
  91. void clk_put(struct clk *clk)
  92. {
  93. module_put(clk->owner);
  94. }
  95. int clk_enable(struct clk *clk)
  96. {
  97. if (IS_ERR(clk) || clk == NULL)
  98. return -EINVAL;
  99. clk_enable(clk->parent);
  100. spin_lock(&clocks_lock);
  101. if ((clk->usage++) == 0)
  102. (clk->enable)(clk, 1);
  103. spin_unlock(&clocks_lock);
  104. return 0;
  105. }
  106. void clk_disable(struct clk *clk)
  107. {
  108. if (IS_ERR(clk) || clk == NULL)
  109. return;
  110. spin_lock(&clocks_lock);
  111. if ((--clk->usage) == 0)
  112. (clk->enable)(clk, 0);
  113. spin_unlock(&clocks_lock);
  114. clk_disable(clk->parent);
  115. }
  116. unsigned long clk_get_rate(struct clk *clk)
  117. {
  118. if (IS_ERR(clk))
  119. return 0;
  120. if (clk->rate != 0)
  121. return clk->rate;
  122. if (clk->get_rate != NULL)
  123. return (clk->get_rate)(clk);
  124. if (clk->parent != NULL)
  125. return clk_get_rate(clk->parent);
  126. return clk->rate;
  127. }
  128. long clk_round_rate(struct clk *clk, unsigned long rate)
  129. {
  130. if (!IS_ERR(clk) && clk->round_rate)
  131. return (clk->round_rate)(clk, rate);
  132. return rate;
  133. }
  134. int clk_set_rate(struct clk *clk, unsigned long rate)
  135. {
  136. int ret;
  137. if (IS_ERR(clk))
  138. return -EINVAL;
  139. /* We do not default just do a clk->rate = rate as
  140. * the clock may have been made this way by choice.
  141. */
  142. WARN_ON(clk->set_rate == NULL);
  143. if (clk->set_rate == NULL)
  144. return -EINVAL;
  145. spin_lock(&clocks_lock);
  146. ret = (clk->set_rate)(clk, rate);
  147. spin_unlock(&clocks_lock);
  148. return ret;
  149. }
  150. struct clk *clk_get_parent(struct clk *clk)
  151. {
  152. return clk->parent;
  153. }
  154. int clk_set_parent(struct clk *clk, struct clk *parent)
  155. {
  156. int ret = 0;
  157. if (IS_ERR(clk))
  158. return -EINVAL;
  159. spin_lock(&clocks_lock);
  160. if (clk->set_parent)
  161. ret = (clk->set_parent)(clk, parent);
  162. spin_unlock(&clocks_lock);
  163. return ret;
  164. }
  165. EXPORT_SYMBOL(clk_get);
  166. EXPORT_SYMBOL(clk_put);
  167. EXPORT_SYMBOL(clk_enable);
  168. EXPORT_SYMBOL(clk_disable);
  169. EXPORT_SYMBOL(clk_get_rate);
  170. EXPORT_SYMBOL(clk_round_rate);
  171. EXPORT_SYMBOL(clk_set_rate);
  172. EXPORT_SYMBOL(clk_get_parent);
  173. EXPORT_SYMBOL(clk_set_parent);
  174. /* base clocks */
  175. static int clk_default_setrate(struct clk *clk, unsigned long rate)
  176. {
  177. clk->rate = rate;
  178. return 0;
  179. }
  180. struct clk clk_xtal = {
  181. .name = "xtal",
  182. .id = -1,
  183. .rate = 0,
  184. .parent = NULL,
  185. .ctrlbit = 0,
  186. };
  187. struct clk clk_ext = {
  188. .name = "ext",
  189. .id = -1,
  190. };
  191. struct clk clk_epll = {
  192. .name = "epll",
  193. .id = -1,
  194. };
  195. struct clk clk_mpll = {
  196. .name = "mpll",
  197. .id = -1,
  198. .set_rate = clk_default_setrate,
  199. };
  200. struct clk clk_upll = {
  201. .name = "upll",
  202. .id = -1,
  203. .parent = NULL,
  204. .ctrlbit = 0,
  205. };
  206. struct clk clk_f = {
  207. .name = "fclk",
  208. .id = -1,
  209. .rate = 0,
  210. .parent = &clk_mpll,
  211. .ctrlbit = 0,
  212. .set_rate = clk_default_setrate,
  213. };
  214. struct clk clk_h = {
  215. .name = "hclk",
  216. .id = -1,
  217. .rate = 0,
  218. .parent = NULL,
  219. .ctrlbit = 0,
  220. .set_rate = clk_default_setrate,
  221. };
  222. struct clk clk_p = {
  223. .name = "pclk",
  224. .id = -1,
  225. .rate = 0,
  226. .parent = NULL,
  227. .ctrlbit = 0,
  228. .set_rate = clk_default_setrate,
  229. };
  230. struct clk clk_usb_bus = {
  231. .name = "usb-bus",
  232. .id = -1,
  233. .rate = 0,
  234. .parent = &clk_upll,
  235. };
  236. struct clk s3c24xx_uclk = {
  237. .name = "uclk",
  238. .id = -1,
  239. };
  240. /* initialise the clock system */
  241. int s3c24xx_register_clock(struct clk *clk)
  242. {
  243. if (clk->enable == NULL)
  244. clk->enable = clk_null_enable;
  245. /* add to the list of available clocks */
  246. /* Quick check to see if this clock has already been registered. */
  247. BUG_ON(clk->list.prev != clk->list.next);
  248. spin_lock(&clocks_lock);
  249. list_add(&clk->list, &clocks);
  250. spin_unlock(&clocks_lock);
  251. return 0;
  252. }
  253. int s3c24xx_register_clocks(struct clk **clks, int nr_clks)
  254. {
  255. int fails = 0;
  256. for (; nr_clks > 0; nr_clks--, clks++) {
  257. if (s3c24xx_register_clock(*clks) < 0)
  258. fails++;
  259. }
  260. return fails;
  261. }
  262. /* initalise all the clocks */
  263. int __init s3c24xx_register_baseclocks(unsigned long xtal)
  264. {
  265. printk(KERN_INFO "S3C24XX Clocks, (c) 2004 Simtec Electronics\n");
  266. clk_xtal.rate = xtal;
  267. /* register our clocks */
  268. if (s3c24xx_register_clock(&clk_xtal) < 0)
  269. printk(KERN_ERR "failed to register master xtal\n");
  270. if (s3c24xx_register_clock(&clk_mpll) < 0)
  271. printk(KERN_ERR "failed to register mpll clock\n");
  272. if (s3c24xx_register_clock(&clk_upll) < 0)
  273. printk(KERN_ERR "failed to register upll clock\n");
  274. if (s3c24xx_register_clock(&clk_f) < 0)
  275. printk(KERN_ERR "failed to register cpu fclk\n");
  276. if (s3c24xx_register_clock(&clk_h) < 0)
  277. printk(KERN_ERR "failed to register cpu hclk\n");
  278. if (s3c24xx_register_clock(&clk_p) < 0)
  279. printk(KERN_ERR "failed to register cpu pclk\n");
  280. return 0;
  281. }