sram.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * linux/arch/arm/plat-omap/sram.c
  3. *
  4. * OMAP SRAM detection and management
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #undef DEBUG
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <asm/tlb.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/mach/map.h>
  24. #include <mach/sram.h>
  25. #include <mach/board.h>
  26. #include <mach/cpu.h>
  27. #include <mach/control.h>
  28. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  29. # include "../mach-omap2/prm.h"
  30. # include "../mach-omap2/cm.h"
  31. # include "../mach-omap2/sdrc.h"
  32. #endif
  33. #define OMAP1_SRAM_PA 0x20000000
  34. #define OMAP1_SRAM_VA VMALLOC_END
  35. #define OMAP2_SRAM_PA 0x40200000
  36. #define OMAP2_SRAM_PUB_PA 0x4020f800
  37. #define OMAP2_SRAM_VA 0xe3000000
  38. #define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
  39. #define OMAP3_SRAM_PA 0x40200000
  40. #define OMAP3_SRAM_VA 0xe3000000
  41. #define OMAP3_SRAM_PUB_PA 0x40208000
  42. #define OMAP3_SRAM_PUB_VA (OMAP3_SRAM_VA + 0x8000)
  43. #define OMAP4_SRAM_PA 0x40200000 /*0x402f0000*/
  44. #define OMAP4_SRAM_VA 0xd7000000 /*0xd70f0000*/
  45. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  46. #define SRAM_BOOTLOADER_SZ 0x00
  47. #else
  48. #define SRAM_BOOTLOADER_SZ 0x80
  49. #endif
  50. #define OMAP24XX_VA_REQINFOPERM0 OMAP2_IO_ADDRESS(0x68005048)
  51. #define OMAP24XX_VA_READPERM0 OMAP2_IO_ADDRESS(0x68005050)
  52. #define OMAP24XX_VA_WRITEPERM0 OMAP2_IO_ADDRESS(0x68005058)
  53. #define OMAP34XX_VA_REQINFOPERM0 OMAP2_IO_ADDRESS(0x68012848)
  54. #define OMAP34XX_VA_READPERM0 OMAP2_IO_ADDRESS(0x68012850)
  55. #define OMAP34XX_VA_WRITEPERM0 OMAP2_IO_ADDRESS(0x68012858)
  56. #define OMAP34XX_VA_ADDR_MATCH2 OMAP2_IO_ADDRESS(0x68012880)
  57. #define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_IO_ADDRESS(0x6C000048)
  58. #define OMAP34XX_VA_CONTROL_STAT OMAP2_IO_ADDRESS(0x480022F0)
  59. #define GP_DEVICE 0x300
  60. #define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
  61. static unsigned long omap_sram_start;
  62. static unsigned long omap_sram_base;
  63. static unsigned long omap_sram_size;
  64. static unsigned long omap_sram_ceil;
  65. extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
  66. unsigned long sram_vstart,
  67. unsigned long sram_size,
  68. unsigned long pstart_avail,
  69. unsigned long size_avail);
  70. /*
  71. * Depending on the target RAMFS firewall setup, the public usable amount of
  72. * SRAM varies. The default accessible size for all device types is 2k. A GP
  73. * device allows ARM11 but not other initiators for full size. This
  74. * functionality seems ok until some nice security API happens.
  75. */
  76. static int is_sram_locked(void)
  77. {
  78. int type = 0;
  79. if (cpu_is_omap44xx())
  80. /* Not yet supported */
  81. return 0;
  82. if (cpu_is_omap242x())
  83. type = omap_rev() & OMAP2_DEVICETYPE_MASK;
  84. if (type == GP_DEVICE) {
  85. /* RAMFW: R/W access to all initiators for all qualifier sets */
  86. if (cpu_is_omap242x()) {
  87. __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
  88. __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
  89. __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
  90. }
  91. if (cpu_is_omap34xx()) {
  92. __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
  93. __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
  94. __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
  95. __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
  96. __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
  97. }
  98. return 0;
  99. } else
  100. return 1; /* assume locked with no PPA or security driver */
  101. }
  102. /*
  103. * The amount of SRAM depends on the core type.
  104. * Note that we cannot try to test for SRAM here because writes
  105. * to secure SRAM will hang the system. Also the SRAM is not
  106. * yet mapped at this point.
  107. */
  108. void __init omap_detect_sram(void)
  109. {
  110. unsigned long reserved;
  111. if (cpu_class_is_omap2()) {
  112. if (is_sram_locked()) {
  113. if (cpu_is_omap34xx()) {
  114. omap_sram_base = OMAP3_SRAM_PUB_VA;
  115. omap_sram_start = OMAP3_SRAM_PUB_PA;
  116. if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
  117. (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
  118. omap_sram_size = 0x7000; /* 28K */
  119. } else {
  120. omap_sram_size = 0x8000; /* 32K */
  121. }
  122. } else {
  123. omap_sram_base = OMAP2_SRAM_PUB_VA;
  124. omap_sram_start = OMAP2_SRAM_PUB_PA;
  125. omap_sram_size = 0x800; /* 2K */
  126. }
  127. } else {
  128. if (cpu_is_omap34xx()) {
  129. omap_sram_base = OMAP3_SRAM_VA;
  130. omap_sram_start = OMAP3_SRAM_PA;
  131. omap_sram_size = 0x10000; /* 64K */
  132. } else if (cpu_is_omap44xx()) {
  133. omap_sram_base = OMAP4_SRAM_VA;
  134. omap_sram_start = OMAP4_SRAM_PA;
  135. omap_sram_size = 0x8000; /* 32K */
  136. } else {
  137. omap_sram_base = OMAP2_SRAM_VA;
  138. omap_sram_start = OMAP2_SRAM_PA;
  139. if (cpu_is_omap242x())
  140. omap_sram_size = 0xa0000; /* 640K */
  141. else if (cpu_is_omap243x())
  142. omap_sram_size = 0x10000; /* 64K */
  143. }
  144. }
  145. } else {
  146. omap_sram_base = OMAP1_SRAM_VA;
  147. omap_sram_start = OMAP1_SRAM_PA;
  148. if (cpu_is_omap7xx())
  149. omap_sram_size = 0x32000; /* 200K */
  150. else if (cpu_is_omap15xx())
  151. omap_sram_size = 0x30000; /* 192K */
  152. else if (cpu_is_omap1610() || cpu_is_omap1621() ||
  153. cpu_is_omap1710())
  154. omap_sram_size = 0x4000; /* 16K */
  155. else if (cpu_is_omap1611())
  156. omap_sram_size = 0x3e800; /* 250K */
  157. else {
  158. printk(KERN_ERR "Could not detect SRAM size\n");
  159. omap_sram_size = 0x4000;
  160. }
  161. }
  162. reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
  163. omap_sram_size,
  164. omap_sram_start + SRAM_BOOTLOADER_SZ,
  165. omap_sram_size - SRAM_BOOTLOADER_SZ);
  166. omap_sram_size -= reserved;
  167. omap_sram_ceil = omap_sram_base + omap_sram_size;
  168. }
  169. static struct map_desc omap_sram_io_desc[] __initdata = {
  170. { /* .length gets filled in at runtime */
  171. .virtual = OMAP1_SRAM_VA,
  172. .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
  173. .type = MT_MEMORY
  174. }
  175. };
  176. /*
  177. * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
  178. */
  179. void __init omap_map_sram(void)
  180. {
  181. unsigned long base;
  182. if (omap_sram_size == 0)
  183. return;
  184. if (cpu_is_omap24xx()) {
  185. omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
  186. base = OMAP2_SRAM_PA;
  187. base = ROUND_DOWN(base, PAGE_SIZE);
  188. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  189. }
  190. if (cpu_is_omap34xx()) {
  191. omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
  192. base = OMAP3_SRAM_PA;
  193. base = ROUND_DOWN(base, PAGE_SIZE);
  194. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  195. /*
  196. * SRAM must be marked as non-cached on OMAP3 since the
  197. * CORE DPLL M2 divider change code (in SRAM) runs with the
  198. * SDRAM controller disabled, and if it is marked cached,
  199. * the ARM may attempt to write cache lines back to SDRAM
  200. * which will cause the system to hang.
  201. */
  202. omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
  203. }
  204. if (cpu_is_omap44xx()) {
  205. omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
  206. base = OMAP4_SRAM_PA;
  207. base = ROUND_DOWN(base, PAGE_SIZE);
  208. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  209. }
  210. omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
  211. iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
  212. printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
  213. __pfn_to_phys(omap_sram_io_desc[0].pfn),
  214. omap_sram_io_desc[0].virtual,
  215. omap_sram_io_desc[0].length);
  216. /*
  217. * Normally devicemaps_init() would flush caches and tlb after
  218. * mdesc->map_io(), but since we're called from map_io(), we
  219. * must do it here.
  220. */
  221. local_flush_tlb_all();
  222. flush_cache_all();
  223. /*
  224. * Looks like we need to preserve some bootloader code at the
  225. * beginning of SRAM for jumping to flash for reboot to work...
  226. */
  227. memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
  228. omap_sram_size - SRAM_BOOTLOADER_SZ);
  229. }
  230. void * omap_sram_push(void * start, unsigned long size)
  231. {
  232. if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
  233. printk(KERN_ERR "Not enough space in SRAM\n");
  234. return NULL;
  235. }
  236. omap_sram_ceil -= size;
  237. omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
  238. memcpy((void *)omap_sram_ceil, start, size);
  239. flush_icache_range((unsigned long)omap_sram_ceil,
  240. (unsigned long)(omap_sram_ceil + size));
  241. return (void *)omap_sram_ceil;
  242. }
  243. #ifdef CONFIG_ARCH_OMAP1
  244. static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
  245. void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
  246. {
  247. BUG_ON(!_omap_sram_reprogram_clock);
  248. _omap_sram_reprogram_clock(dpllctl, ckctl);
  249. }
  250. int __init omap1_sram_init(void)
  251. {
  252. _omap_sram_reprogram_clock =
  253. omap_sram_push(omap1_sram_reprogram_clock,
  254. omap1_sram_reprogram_clock_sz);
  255. return 0;
  256. }
  257. #else
  258. #define omap1_sram_init() do {} while (0)
  259. #endif
  260. #if defined(CONFIG_ARCH_OMAP2)
  261. static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  262. u32 base_cs, u32 force_unlock);
  263. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  264. u32 base_cs, u32 force_unlock)
  265. {
  266. BUG_ON(!_omap2_sram_ddr_init);
  267. _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
  268. base_cs, force_unlock);
  269. }
  270. static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
  271. u32 mem_type);
  272. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
  273. {
  274. BUG_ON(!_omap2_sram_reprogram_sdrc);
  275. _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
  276. }
  277. static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
  278. u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
  279. {
  280. BUG_ON(!_omap2_set_prcm);
  281. return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
  282. }
  283. #endif
  284. #ifdef CONFIG_ARCH_OMAP2420
  285. int __init omap242x_sram_init(void)
  286. {
  287. _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
  288. omap242x_sram_ddr_init_sz);
  289. _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
  290. omap242x_sram_reprogram_sdrc_sz);
  291. _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
  292. omap242x_sram_set_prcm_sz);
  293. return 0;
  294. }
  295. #else
  296. static inline int omap242x_sram_init(void)
  297. {
  298. return 0;
  299. }
  300. #endif
  301. #ifdef CONFIG_ARCH_OMAP2430
  302. int __init omap243x_sram_init(void)
  303. {
  304. _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
  305. omap243x_sram_ddr_init_sz);
  306. _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
  307. omap243x_sram_reprogram_sdrc_sz);
  308. _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
  309. omap243x_sram_set_prcm_sz);
  310. return 0;
  311. }
  312. #else
  313. static inline int omap243x_sram_init(void)
  314. {
  315. return 0;
  316. }
  317. #endif
  318. #ifdef CONFIG_ARCH_OMAP3
  319. static u32 (*_omap3_sram_configure_core_dpll)(
  320. u32 m2, u32 unlock_dll, u32 f, u32 inc,
  321. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  322. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  323. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  324. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
  325. u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
  326. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  327. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  328. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  329. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
  330. {
  331. BUG_ON(!_omap3_sram_configure_core_dpll);
  332. return _omap3_sram_configure_core_dpll(
  333. m2, unlock_dll, f, inc,
  334. sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
  335. sdrc_actim_ctrl_b_0, sdrc_mr_0,
  336. sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
  337. sdrc_actim_ctrl_b_1, sdrc_mr_1);
  338. }
  339. /* REVISIT: Should this be same as omap34xx_sram_init() after off-idle? */
  340. void restore_sram_functions(void)
  341. {
  342. omap_sram_ceil = omap_sram_base + omap_sram_size;
  343. _omap3_sram_configure_core_dpll =
  344. omap_sram_push(omap3_sram_configure_core_dpll,
  345. omap3_sram_configure_core_dpll_sz);
  346. }
  347. int __init omap34xx_sram_init(void)
  348. {
  349. _omap3_sram_configure_core_dpll =
  350. omap_sram_push(omap3_sram_configure_core_dpll,
  351. omap3_sram_configure_core_dpll_sz);
  352. return 0;
  353. }
  354. #else
  355. static inline int omap34xx_sram_init(void)
  356. {
  357. return 0;
  358. }
  359. #endif
  360. int __init omap_sram_init(void)
  361. {
  362. omap_detect_sram();
  363. omap_map_sram();
  364. if (!(cpu_class_is_omap2()))
  365. omap1_sram_init();
  366. else if (cpu_is_omap242x())
  367. omap242x_sram_init();
  368. else if (cpu_is_omap2430())
  369. omap243x_sram_init();
  370. else if (cpu_is_omap34xx())
  371. omap34xx_sram_init();
  372. else if (cpu_is_omap44xx())
  373. omap34xx_sram_init(); /* FIXME: */
  374. return 0;
  375. }