sdrc.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. #ifndef ____ASM_ARCH_SDRC_H
  2. #define ____ASM_ARCH_SDRC_H
  3. /*
  4. * OMAP2/3 SDRC/SMS register definitions
  5. *
  6. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  7. * Copyright (C) 2007-2008 Nokia Corporation
  8. *
  9. * Tony Lindgren
  10. * Paul Walmsley
  11. * Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <mach/io.h>
  18. /* SDRC register offsets - read/write with sdrc_{read,write}_reg() */
  19. #define SDRC_SYSCONFIG 0x010
  20. #define SDRC_CS_CFG 0x040
  21. #define SDRC_SHARING 0x044
  22. #define SDRC_ERR_TYPE 0x04C
  23. #define SDRC_DLLA_CTRL 0x060
  24. #define SDRC_DLLA_STATUS 0x064
  25. #define SDRC_DLLB_CTRL 0x068
  26. #define SDRC_DLLB_STATUS 0x06C
  27. #define SDRC_POWER 0x070
  28. #define SDRC_MCFG_0 0x080
  29. #define SDRC_MR_0 0x084
  30. #define SDRC_EMR2_0 0x08c
  31. #define SDRC_ACTIM_CTRL_A_0 0x09c
  32. #define SDRC_ACTIM_CTRL_B_0 0x0a0
  33. #define SDRC_RFR_CTRL_0 0x0a4
  34. #define SDRC_MANUAL_0 0x0a8
  35. #define SDRC_MCFG_1 0x0B0
  36. #define SDRC_MR_1 0x0B4
  37. #define SDRC_EMR2_1 0x0BC
  38. #define SDRC_ACTIM_CTRL_A_1 0x0C4
  39. #define SDRC_ACTIM_CTRL_B_1 0x0C8
  40. #define SDRC_RFR_CTRL_1 0x0D4
  41. #define SDRC_MANUAL_1 0x0D8
  42. /*
  43. * These values represent the number of memory clock cycles between
  44. * autorefresh initiation. They assume 1 refresh per 64 ms (JEDEC), 8192
  45. * rows per device, and include a subtraction of a 50 cycle window in the
  46. * event that the autorefresh command is delayed due to other SDRC activity.
  47. * The '| 1' sets the ARE field to send one autorefresh when the autorefresh
  48. * counter reaches 0.
  49. *
  50. * These represent optimal values for common parts, it won't work for all.
  51. * As long as you scale down, most parameters are still work, they just
  52. * become sub-optimal. The RFR value goes in the opposite direction. If you
  53. * don't adjust it down as your clock period increases the refresh interval
  54. * will not be met. Setting all parameters for complete worst case may work,
  55. * but may cut memory performance by 2x. Due to errata the DLLs need to be
  56. * unlocked and their value needs run time calibration. A dynamic call is
  57. * need for that as no single right value exists acorss production samples.
  58. *
  59. * Only the FULL speed values are given. Current code is such that rate
  60. * changes must be made at DPLLoutx2. The actual value adjustment for low
  61. * frequency operation will be handled by omap_set_performance()
  62. *
  63. * By having the boot loader boot up in the fastest L4 speed available likely
  64. * will result in something which you can switch between.
  65. */
  66. #define SDRC_RFR_CTRL_165MHz (0x00044c00 | 1)
  67. #define SDRC_RFR_CTRL_133MHz (0x0003de00 | 1)
  68. #define SDRC_RFR_CTRL_100MHz (0x0002da01 | 1)
  69. #define SDRC_RFR_CTRL_110MHz (0x0002da01 | 1) /* Need to calc */
  70. #define SDRC_RFR_CTRL_BYPASS (0x00005000 | 1) /* Need to calc */
  71. /*
  72. * SMS register access
  73. */
  74. #define OMAP242X_SMS_REGADDR(reg) \
  75. (void __iomem *)OMAP2_IO_ADDRESS(OMAP2420_SMS_BASE + reg)
  76. #define OMAP243X_SMS_REGADDR(reg) \
  77. (void __iomem *)OMAP2_IO_ADDRESS(OMAP243X_SMS_BASE + reg)
  78. #define OMAP343X_SMS_REGADDR(reg) \
  79. (void __iomem *)OMAP2_IO_ADDRESS(OMAP343X_SMS_BASE + reg)
  80. /* SMS register offsets - read/write with sms_{read,write}_reg() */
  81. #define SMS_SYSCONFIG 0x010
  82. /* REVISIT: fill in other SMS registers here */
  83. #ifndef __ASSEMBLER__
  84. /**
  85. * struct omap_sdrc_params - SDRC parameters for a given SDRC clock rate
  86. * @rate: SDRC clock rate (in Hz)
  87. * @actim_ctrla: Value to program to SDRC_ACTIM_CTRLA for this rate
  88. * @actim_ctrlb: Value to program to SDRC_ACTIM_CTRLB for this rate
  89. * @rfr_ctrl: Value to program to SDRC_RFR_CTRL for this rate
  90. * @mr: Value to program to SDRC_MR for this rate
  91. *
  92. * This structure holds a pre-computed set of register values for the
  93. * SDRC for a given SDRC clock rate and SDRAM chip. These are
  94. * intended to be pre-computed and specified in an array in the board-*.c
  95. * files. The structure is keyed off the 'rate' field.
  96. */
  97. struct omap_sdrc_params {
  98. unsigned long rate;
  99. u32 actim_ctrla;
  100. u32 actim_ctrlb;
  101. u32 rfr_ctrl;
  102. u32 mr;
  103. };
  104. void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  105. struct omap_sdrc_params *sdrc_cs1);
  106. int omap2_sdrc_get_params(unsigned long r,
  107. struct omap_sdrc_params **sdrc_cs0,
  108. struct omap_sdrc_params **sdrc_cs1);
  109. #ifdef CONFIG_ARCH_OMAP2
  110. struct memory_timings {
  111. u32 m_type; /* ddr = 1, sdr = 0 */
  112. u32 dll_mode; /* use lock mode = 1, unlock mode = 0 */
  113. u32 slow_dll_ctrl; /* unlock mode, dll value for slow speed */
  114. u32 fast_dll_ctrl; /* unlock mode, dll value for fast speed */
  115. u32 base_cs; /* base chip select to use for calculations */
  116. };
  117. extern void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode);
  118. u32 omap2xxx_sdrc_dll_is_unlocked(void);
  119. u32 omap2xxx_sdrc_reprogram(u32 level, u32 force);
  120. #endif /* CONFIG_ARCH_OMAP2 */
  121. #endif /* __ASSEMBLER__ */
  122. #endif