mux.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914
  1. /*
  2. * arch/arm/plat-omap/include/mach/mux.h
  3. *
  4. * Table of the Omap register configurations for the FUNC_MUX and
  5. * PULL_DWN combinations.
  6. *
  7. * Copyright (C) 2004 - 2008 Texas Instruments Inc.
  8. * Copyright (C) 2003 - 2008 Nokia Corporation
  9. *
  10. * Written by Tony Lindgren
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. * NOTE: Please use the following naming style for new pin entries.
  27. * For example, W8_1610_MMC2_DAT0, where:
  28. * - W8 = ball
  29. * - 1610 = 1510 or 1610, none if common for both 1510 and 1610
  30. * - MMC2_DAT0 = function
  31. */
  32. #ifndef __ASM_ARCH_MUX_H
  33. #define __ASM_ARCH_MUX_H
  34. #define PU_PD_SEL_NA 0 /* No pu_pd reg available */
  35. #define PULL_DWN_CTRL_NA 0 /* No pull-down control needed */
  36. #ifdef CONFIG_OMAP_MUX_DEBUG
  37. #define MUX_REG(reg, mode_offset, mode) .mux_reg_name = "FUNC_MUX_CTRL_"#reg, \
  38. .mux_reg = FUNC_MUX_CTRL_##reg, \
  39. .mask_offset = mode_offset, \
  40. .mask = mode,
  41. #define PULL_REG(reg, bit, status) .pull_name = "PULL_DWN_CTRL_"#reg, \
  42. .pull_reg = PULL_DWN_CTRL_##reg, \
  43. .pull_bit = bit, \
  44. .pull_val = status,
  45. #define PU_PD_REG(reg, status) .pu_pd_name = "PU_PD_SEL_"#reg, \
  46. .pu_pd_reg = PU_PD_SEL_##reg, \
  47. .pu_pd_val = status,
  48. #define MUX_REG_730(reg, mode_offset, mode) .mux_reg_name = "OMAP730_IO_CONF_"#reg, \
  49. .mux_reg = OMAP730_IO_CONF_##reg, \
  50. .mask_offset = mode_offset, \
  51. .mask = mode,
  52. #define PULL_REG_730(reg, bit, status) .pull_name = "OMAP730_IO_CONF_"#reg, \
  53. .pull_reg = OMAP730_IO_CONF_##reg, \
  54. .pull_bit = bit, \
  55. .pull_val = status,
  56. #define MUX_REG_850(reg, mode_offset, mode) .mux_reg_name = "OMAP850_IO_CONF_"#reg, \
  57. .mux_reg = OMAP850_IO_CONF_##reg, \
  58. .mask_offset = mode_offset, \
  59. .mask = mode,
  60. #define PULL_REG_850(reg, bit, status) .pull_name = "OMAP850_IO_CONF_"#reg, \
  61. .pull_reg = OMAP850_IO_CONF_##reg, \
  62. .pull_bit = bit, \
  63. .pull_val = status,
  64. #else
  65. #define MUX_REG(reg, mode_offset, mode) .mux_reg = FUNC_MUX_CTRL_##reg, \
  66. .mask_offset = mode_offset, \
  67. .mask = mode,
  68. #define PULL_REG(reg, bit, status) .pull_reg = PULL_DWN_CTRL_##reg, \
  69. .pull_bit = bit, \
  70. .pull_val = status,
  71. #define PU_PD_REG(reg, status) .pu_pd_reg = PU_PD_SEL_##reg, \
  72. .pu_pd_val = status,
  73. #define MUX_REG_730(reg, mode_offset, mode) \
  74. .mux_reg = OMAP730_IO_CONF_##reg, \
  75. .mask_offset = mode_offset, \
  76. .mask = mode,
  77. #define PULL_REG_730(reg, bit, status) .pull_reg = OMAP730_IO_CONF_##reg, \
  78. .pull_bit = bit, \
  79. .pull_val = status,
  80. #define MUX_REG_850(reg, mode_offset, mode) \
  81. .mux_reg = OMAP850_IO_CONF_##reg, \
  82. .mask_offset = mode_offset, \
  83. .mask = mode,
  84. #define PULL_REG_850(reg, bit, status) .pull_reg = OMAP850_IO_CONF_##reg, \
  85. .pull_bit = bit, \
  86. .pull_val = status,
  87. #endif /* CONFIG_OMAP_MUX_DEBUG */
  88. #define MUX_CFG(desc, mux_reg, mode_offset, mode, \
  89. pull_reg, pull_bit, pull_status, \
  90. pu_pd_reg, pu_pd_status, debug_status) \
  91. { \
  92. .name = desc, \
  93. .debug = debug_status, \
  94. MUX_REG(mux_reg, mode_offset, mode) \
  95. PULL_REG(pull_reg, pull_bit, pull_status) \
  96. PU_PD_REG(pu_pd_reg, pu_pd_status) \
  97. },
  98. /*
  99. * OMAP730/850 has a slightly different config for the pin mux.
  100. * - config regs are the OMAP730_IO_CONF_x regs (see omap730.h) regs and
  101. * not the FUNC_MUX_CTRL_x regs from hardware.h
  102. * - for pull-up/down, only has one enable bit which is is in the same register
  103. * as mux config
  104. */
  105. #define MUX_CFG_730(desc, mux_reg, mode_offset, mode, \
  106. pull_bit, pull_status, debug_status)\
  107. { \
  108. .name = desc, \
  109. .debug = debug_status, \
  110. MUX_REG_730(mux_reg, mode_offset, mode) \
  111. PULL_REG_730(mux_reg, pull_bit, pull_status) \
  112. PU_PD_REG(NA, 0) \
  113. },
  114. #define MUX_CFG_850(desc, mux_reg, mode_offset, mode, \
  115. pull_bit, pull_status, debug_status)\
  116. { \
  117. .name = desc, \
  118. .debug = debug_status, \
  119. MUX_REG_850(mux_reg, mode_offset, mode) \
  120. PULL_REG_850(mux_reg, pull_bit, pull_status) \
  121. PU_PD_REG(NA, 0) \
  122. },
  123. #define MUX_CFG_24XX(desc, reg_offset, mode, \
  124. pull_en, pull_mode, dbg) \
  125. { \
  126. .name = desc, \
  127. .debug = dbg, \
  128. .mux_reg = reg_offset, \
  129. .mask = mode, \
  130. .pull_val = pull_en, \
  131. .pu_pd_val = pull_mode, \
  132. },
  133. /* 24xx/34xx mux bit defines */
  134. #define OMAP2_PULL_ENA (1 << 3)
  135. #define OMAP2_PULL_UP (1 << 4)
  136. #define OMAP2_ALTELECTRICALSEL (1 << 5)
  137. /* 34xx specific mux bit defines */
  138. #define OMAP3_INPUT_EN (1 << 8)
  139. #define OMAP3_OFF_EN (1 << 9)
  140. #define OMAP3_OFFOUT_EN (1 << 10)
  141. #define OMAP3_OFFOUT_VAL (1 << 11)
  142. #define OMAP3_OFF_PULL_EN (1 << 12)
  143. #define OMAP3_OFF_PULL_UP (1 << 13)
  144. #define OMAP3_WAKEUP_EN (1 << 14)
  145. /* 34xx mux mode options for each pin. See TRM for options */
  146. #define OMAP34XX_MUX_MODE0 0
  147. #define OMAP34XX_MUX_MODE1 1
  148. #define OMAP34XX_MUX_MODE2 2
  149. #define OMAP34XX_MUX_MODE3 3
  150. #define OMAP34XX_MUX_MODE4 4
  151. #define OMAP34XX_MUX_MODE5 5
  152. #define OMAP34XX_MUX_MODE6 6
  153. #define OMAP34XX_MUX_MODE7 7
  154. /* 34xx active pin states */
  155. #define OMAP34XX_PIN_OUTPUT 0
  156. #define OMAP34XX_PIN_INPUT OMAP3_INPUT_EN
  157. #define OMAP34XX_PIN_INPUT_PULLUP (OMAP2_PULL_ENA | OMAP3_INPUT_EN \
  158. | OMAP2_PULL_UP)
  159. #define OMAP34XX_PIN_INPUT_PULLDOWN (OMAP2_PULL_ENA | OMAP3_INPUT_EN)
  160. /* 34xx off mode states */
  161. #define OMAP34XX_PIN_OFF_NONE 0
  162. #define OMAP34XX_PIN_OFF_OUTPUT_HIGH (OMAP3_OFF_EN | OMAP3_OFFOUT_EN \
  163. | OMAP3_OFFOUT_VAL)
  164. #define OMAP34XX_PIN_OFF_OUTPUT_LOW (OMAP3_OFF_EN | OMAP3_OFFOUT_EN)
  165. #define OMAP34XX_PIN_OFF_INPUT_PULLUP (OMAP3_OFF_EN | OMAP3_OFF_PULL_EN \
  166. | OMAP3_OFF_PULL_UP)
  167. #define OMAP34XX_PIN_OFF_INPUT_PULLDOWN (OMAP3_OFF_EN | OMAP3_OFF_PULL_EN)
  168. #define OMAP34XX_PIN_OFF_WAKEUPENABLE OMAP3_WAKEUP_EN
  169. #define MUX_CFG_34XX(desc, reg_offset, mux_value) { \
  170. .name = desc, \
  171. .debug = 0, \
  172. .mux_reg = reg_offset, \
  173. .mux_val = mux_value \
  174. },
  175. struct pin_config {
  176. char *name;
  177. const unsigned int mux_reg;
  178. unsigned char debug;
  179. #if defined(CONFIG_ARCH_OMAP34XX)
  180. u16 mux_val; /* Wake-up, off mode, pull, mux mode */
  181. #endif
  182. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP24XX)
  183. const unsigned char mask_offset;
  184. const unsigned char mask;
  185. const char *pull_name;
  186. const unsigned int pull_reg;
  187. const unsigned char pull_val;
  188. const unsigned char pull_bit;
  189. const char *pu_pd_name;
  190. const unsigned int pu_pd_reg;
  191. const unsigned char pu_pd_val;
  192. #endif
  193. #if defined(CONFIG_OMAP_MUX_DEBUG) || defined(CONFIG_OMAP_MUX_WARNINGS)
  194. const char *mux_reg_name;
  195. #endif
  196. };
  197. enum omap730_index {
  198. /* OMAP 730 keyboard */
  199. E2_730_KBR0,
  200. J7_730_KBR1,
  201. E1_730_KBR2,
  202. F3_730_KBR3,
  203. D2_730_KBR4,
  204. C2_730_KBC0,
  205. D3_730_KBC1,
  206. E4_730_KBC2,
  207. F4_730_KBC3,
  208. E3_730_KBC4,
  209. /* USB */
  210. AA17_730_USB_DM,
  211. W16_730_USB_PU_EN,
  212. W17_730_USB_VBUSI,
  213. };
  214. enum omap850_index {
  215. /* OMAP 850 keyboard */
  216. E2_850_KBR0,
  217. J7_850_KBR1,
  218. E1_850_KBR2,
  219. F3_850_KBR3,
  220. D2_850_KBR4,
  221. C2_850_KBC0,
  222. D3_850_KBC1,
  223. E4_850_KBC2,
  224. F4_850_KBC3,
  225. E3_850_KBC4,
  226. /* USB */
  227. AA17_850_USB_DM,
  228. W16_850_USB_PU_EN,
  229. W17_850_USB_VBUSI,
  230. };
  231. enum omap1xxx_index {
  232. /* UART1 (BT_UART_GATING)*/
  233. UART1_TX = 0,
  234. UART1_RTS,
  235. /* UART2 (COM_UART_GATING)*/
  236. UART2_TX,
  237. UART2_RX,
  238. UART2_CTS,
  239. UART2_RTS,
  240. /* UART3 (GIGA_UART_GATING) */
  241. UART3_TX,
  242. UART3_RX,
  243. UART3_CTS,
  244. UART3_RTS,
  245. UART3_CLKREQ,
  246. UART3_BCLK, /* 12MHz clock out */
  247. Y15_1610_UART3_RTS,
  248. /* PWT & PWL */
  249. PWT,
  250. PWL,
  251. /* USB master generic */
  252. R18_USB_VBUS,
  253. R18_1510_USB_GPIO0,
  254. W4_USB_PUEN,
  255. W4_USB_CLKO,
  256. W4_USB_HIGHZ,
  257. W4_GPIO58,
  258. /* USB1 master */
  259. USB1_SUSP,
  260. USB1_SEO,
  261. W13_1610_USB1_SE0,
  262. USB1_TXEN,
  263. USB1_TXD,
  264. USB1_VP,
  265. USB1_VM,
  266. USB1_RCV,
  267. USB1_SPEED,
  268. R13_1610_USB1_SPEED,
  269. R13_1710_USB1_SE0,
  270. /* USB2 master */
  271. USB2_SUSP,
  272. USB2_VP,
  273. USB2_TXEN,
  274. USB2_VM,
  275. USB2_RCV,
  276. USB2_SEO,
  277. USB2_TXD,
  278. /* OMAP-1510 GPIO */
  279. R18_1510_GPIO0,
  280. R19_1510_GPIO1,
  281. M14_1510_GPIO2,
  282. /* OMAP1610 GPIO */
  283. P18_1610_GPIO3,
  284. Y15_1610_GPIO17,
  285. /* OMAP-1710 GPIO */
  286. R18_1710_GPIO0,
  287. V2_1710_GPIO10,
  288. N21_1710_GPIO14,
  289. W15_1710_GPIO40,
  290. /* MPUIO */
  291. MPUIO2,
  292. N15_1610_MPUIO2,
  293. MPUIO4,
  294. MPUIO5,
  295. T20_1610_MPUIO5,
  296. W11_1610_MPUIO6,
  297. V10_1610_MPUIO7,
  298. W11_1610_MPUIO9,
  299. V10_1610_MPUIO10,
  300. W10_1610_MPUIO11,
  301. E20_1610_MPUIO13,
  302. U20_1610_MPUIO14,
  303. E19_1610_MPUIO15,
  304. /* MCBSP2 */
  305. MCBSP2_CLKR,
  306. MCBSP2_CLKX,
  307. MCBSP2_DR,
  308. MCBSP2_DX,
  309. MCBSP2_FSR,
  310. MCBSP2_FSX,
  311. /* MCBSP3 */
  312. MCBSP3_CLKX,
  313. /* Misc ballouts */
  314. BALLOUT_V8_ARMIO3,
  315. N20_HDQ,
  316. /* OMAP-1610 MMC2 */
  317. W8_1610_MMC2_DAT0,
  318. V8_1610_MMC2_DAT1,
  319. W15_1610_MMC2_DAT2,
  320. R10_1610_MMC2_DAT3,
  321. Y10_1610_MMC2_CLK,
  322. Y8_1610_MMC2_CMD,
  323. V9_1610_MMC2_CMDDIR,
  324. V5_1610_MMC2_DATDIR0,
  325. W19_1610_MMC2_DATDIR1,
  326. R18_1610_MMC2_CLKIN,
  327. /* OMAP-1610 External Trace Interface */
  328. M19_1610_ETM_PSTAT0,
  329. L15_1610_ETM_PSTAT1,
  330. L18_1610_ETM_PSTAT2,
  331. L19_1610_ETM_D0,
  332. J19_1610_ETM_D6,
  333. J18_1610_ETM_D7,
  334. /* OMAP16XX GPIO */
  335. P20_1610_GPIO4,
  336. V9_1610_GPIO7,
  337. W8_1610_GPIO9,
  338. N20_1610_GPIO11,
  339. N19_1610_GPIO13,
  340. P10_1610_GPIO22,
  341. V5_1610_GPIO24,
  342. AA20_1610_GPIO_41,
  343. W19_1610_GPIO48,
  344. M7_1610_GPIO62,
  345. V14_16XX_GPIO37,
  346. R9_16XX_GPIO18,
  347. L14_16XX_GPIO49,
  348. /* OMAP-1610 uWire */
  349. V19_1610_UWIRE_SCLK,
  350. U18_1610_UWIRE_SDI,
  351. W21_1610_UWIRE_SDO,
  352. N14_1610_UWIRE_CS0,
  353. P15_1610_UWIRE_CS3,
  354. N15_1610_UWIRE_CS1,
  355. /* OMAP-1610 SPI */
  356. U19_1610_SPIF_SCK,
  357. U18_1610_SPIF_DIN,
  358. P20_1610_SPIF_DIN,
  359. W21_1610_SPIF_DOUT,
  360. R18_1610_SPIF_DOUT,
  361. N14_1610_SPIF_CS0,
  362. N15_1610_SPIF_CS1,
  363. T19_1610_SPIF_CS2,
  364. P15_1610_SPIF_CS3,
  365. /* OMAP-1610 Flash */
  366. L3_1610_FLASH_CS2B_OE,
  367. M8_1610_FLASH_CS2B_WE,
  368. /* First MMC */
  369. MMC_CMD,
  370. MMC_DAT1,
  371. MMC_DAT2,
  372. MMC_DAT0,
  373. MMC_CLK,
  374. MMC_DAT3,
  375. /* OMAP-1710 MMC CMDDIR and DATDIR0 */
  376. M15_1710_MMC_CLKI,
  377. P19_1710_MMC_CMDDIR,
  378. P20_1710_MMC_DATDIR0,
  379. /* OMAP-1610 USB0 alternate pin configuration */
  380. W9_USB0_TXEN,
  381. AA9_USB0_VP,
  382. Y5_USB0_RCV,
  383. R9_USB0_VM,
  384. V6_USB0_TXD,
  385. W5_USB0_SE0,
  386. V9_USB0_SPEED,
  387. V9_USB0_SUSP,
  388. /* USB2 */
  389. W9_USB2_TXEN,
  390. AA9_USB2_VP,
  391. Y5_USB2_RCV,
  392. R9_USB2_VM,
  393. V6_USB2_TXD,
  394. W5_USB2_SE0,
  395. /* 16XX UART */
  396. R13_1610_UART1_TX,
  397. V14_16XX_UART1_RX,
  398. R14_1610_UART1_CTS,
  399. AA15_1610_UART1_RTS,
  400. R9_16XX_UART2_RX,
  401. L14_16XX_UART3_RX,
  402. /* I2C OMAP-1610 */
  403. I2C_SCL,
  404. I2C_SDA,
  405. /* Keypad */
  406. F18_1610_KBC0,
  407. D20_1610_KBC1,
  408. D19_1610_KBC2,
  409. E18_1610_KBC3,
  410. C21_1610_KBC4,
  411. G18_1610_KBR0,
  412. F19_1610_KBR1,
  413. H14_1610_KBR2,
  414. E20_1610_KBR3,
  415. E19_1610_KBR4,
  416. N19_1610_KBR5,
  417. /* Power management */
  418. T20_1610_LOW_PWR,
  419. /* MCLK Settings */
  420. V5_1710_MCLK_ON,
  421. V5_1710_MCLK_OFF,
  422. R10_1610_MCLK_ON,
  423. R10_1610_MCLK_OFF,
  424. /* CompactFlash controller */
  425. P11_1610_CF_CD2,
  426. R11_1610_CF_IOIS16,
  427. V10_1610_CF_IREQ,
  428. W10_1610_CF_RESET,
  429. W11_1610_CF_CD1,
  430. /* parallel camera */
  431. J15_1610_CAM_LCLK,
  432. J18_1610_CAM_D7,
  433. J19_1610_CAM_D6,
  434. J14_1610_CAM_D5,
  435. K18_1610_CAM_D4,
  436. K19_1610_CAM_D3,
  437. K15_1610_CAM_D2,
  438. K14_1610_CAM_D1,
  439. L19_1610_CAM_D0,
  440. L18_1610_CAM_VS,
  441. L15_1610_CAM_HS,
  442. M19_1610_CAM_RSTZ,
  443. Y15_1610_CAM_OUTCLK,
  444. /* serial camera */
  445. H19_1610_CAM_EXCLK,
  446. Y12_1610_CCP_CLKP,
  447. W13_1610_CCP_CLKM,
  448. W14_1610_CCP_DATAP,
  449. Y14_1610_CCP_DATAM,
  450. };
  451. enum omap24xx_index {
  452. /* 24xx I2C */
  453. M19_24XX_I2C1_SCL,
  454. L15_24XX_I2C1_SDA,
  455. J15_24XX_I2C2_SCL,
  456. H19_24XX_I2C2_SDA,
  457. /* 24xx Menelaus interrupt */
  458. W19_24XX_SYS_NIRQ,
  459. /* 24xx clock */
  460. W14_24XX_SYS_CLKOUT,
  461. /* 24xx GPMC chipselects, wait pin monitoring */
  462. E2_GPMC_NCS2,
  463. L2_GPMC_NCS7,
  464. L3_GPMC_WAIT0,
  465. N7_GPMC_WAIT1,
  466. M1_GPMC_WAIT2,
  467. P1_GPMC_WAIT3,
  468. /* 242X McBSP */
  469. Y15_24XX_MCBSP2_CLKX,
  470. R14_24XX_MCBSP2_FSX,
  471. W15_24XX_MCBSP2_DR,
  472. V15_24XX_MCBSP2_DX,
  473. /* 24xx GPIO */
  474. M21_242X_GPIO11,
  475. P21_242X_GPIO12,
  476. AA10_242X_GPIO13,
  477. AA6_242X_GPIO14,
  478. AA4_242X_GPIO15,
  479. Y11_242X_GPIO16,
  480. AA12_242X_GPIO17,
  481. AA8_242X_GPIO58,
  482. Y20_24XX_GPIO60,
  483. W4__24XX_GPIO74,
  484. N15_24XX_GPIO85,
  485. M15_24XX_GPIO92,
  486. P20_24XX_GPIO93,
  487. P18_24XX_GPIO95,
  488. M18_24XX_GPIO96,
  489. L14_24XX_GPIO97,
  490. J15_24XX_GPIO99,
  491. V14_24XX_GPIO117,
  492. P14_24XX_GPIO125,
  493. /* 242x DBG GPIO */
  494. V4_242X_GPIO49,
  495. W2_242X_GPIO50,
  496. U4_242X_GPIO51,
  497. V3_242X_GPIO52,
  498. V2_242X_GPIO53,
  499. V6_242X_GPIO53,
  500. T4_242X_GPIO54,
  501. Y4_242X_GPIO54,
  502. T3_242X_GPIO55,
  503. U2_242X_GPIO56,
  504. /* 24xx external DMA requests */
  505. AA10_242X_DMAREQ0,
  506. AA6_242X_DMAREQ1,
  507. E4_242X_DMAREQ2,
  508. G4_242X_DMAREQ3,
  509. D3_242X_DMAREQ4,
  510. E3_242X_DMAREQ5,
  511. /* UART3 */
  512. K15_24XX_UART3_TX,
  513. K14_24XX_UART3_RX,
  514. /* MMC/SDIO */
  515. G19_24XX_MMC_CLKO,
  516. H18_24XX_MMC_CMD,
  517. F20_24XX_MMC_DAT0,
  518. H14_24XX_MMC_DAT1,
  519. E19_24XX_MMC_DAT2,
  520. D19_24XX_MMC_DAT3,
  521. F19_24XX_MMC_DAT_DIR0,
  522. E20_24XX_MMC_DAT_DIR1,
  523. F18_24XX_MMC_DAT_DIR2,
  524. E18_24XX_MMC_DAT_DIR3,
  525. G18_24XX_MMC_CMD_DIR,
  526. H15_24XX_MMC_CLKI,
  527. /* Full speed USB */
  528. J20_24XX_USB0_PUEN,
  529. J19_24XX_USB0_VP,
  530. K20_24XX_USB0_VM,
  531. J18_24XX_USB0_RCV,
  532. K19_24XX_USB0_TXEN,
  533. J14_24XX_USB0_SE0,
  534. K18_24XX_USB0_DAT,
  535. N14_24XX_USB1_SE0,
  536. W12_24XX_USB1_SE0,
  537. P15_24XX_USB1_DAT,
  538. R13_24XX_USB1_DAT,
  539. W20_24XX_USB1_TXEN,
  540. P13_24XX_USB1_TXEN,
  541. V19_24XX_USB1_RCV,
  542. V12_24XX_USB1_RCV,
  543. AA10_24XX_USB2_SE0,
  544. Y11_24XX_USB2_DAT,
  545. AA12_24XX_USB2_TXEN,
  546. AA6_24XX_USB2_RCV,
  547. AA4_24XX_USB2_TLLSE0,
  548. /* Keypad GPIO*/
  549. T19_24XX_KBR0,
  550. R19_24XX_KBR1,
  551. V18_24XX_KBR2,
  552. M21_24XX_KBR3,
  553. E5__24XX_KBR4,
  554. M18_24XX_KBR5,
  555. R20_24XX_KBC0,
  556. M14_24XX_KBC1,
  557. H19_24XX_KBC2,
  558. V17_24XX_KBC3,
  559. P21_24XX_KBC4,
  560. L14_24XX_KBC5,
  561. N19_24XX_KBC6,
  562. /* 24xx Menelaus Keypad GPIO */
  563. B3__24XX_KBR5,
  564. AA4_24XX_KBC2,
  565. B13_24XX_KBC6,
  566. /* 2430 USB */
  567. AD9_2430_USB0_PUEN,
  568. Y11_2430_USB0_VP,
  569. AD7_2430_USB0_VM,
  570. AE7_2430_USB0_RCV,
  571. AD4_2430_USB0_TXEN,
  572. AF9_2430_USB0_SE0,
  573. AE6_2430_USB0_DAT,
  574. AD24_2430_USB1_SE0,
  575. AB24_2430_USB1_RCV,
  576. Y25_2430_USB1_TXEN,
  577. AA26_2430_USB1_DAT,
  578. /* 2430 HS-USB */
  579. AD9_2430_USB0HS_DATA3,
  580. Y11_2430_USB0HS_DATA4,
  581. AD7_2430_USB0HS_DATA5,
  582. AE7_2430_USB0HS_DATA6,
  583. AD4_2430_USB0HS_DATA2,
  584. AF9_2430_USB0HS_DATA0,
  585. AE6_2430_USB0HS_DATA1,
  586. AE8_2430_USB0HS_CLK,
  587. AD8_2430_USB0HS_DIR,
  588. AE5_2430_USB0HS_STP,
  589. AE9_2430_USB0HS_NXT,
  590. AC7_2430_USB0HS_DATA7,
  591. /* 2430 McBSP */
  592. AD6_2430_MCBSP_CLKS,
  593. AB2_2430_MCBSP1_CLKR,
  594. AD5_2430_MCBSP1_FSR,
  595. AA1_2430_MCBSP1_DX,
  596. AF3_2430_MCBSP1_DR,
  597. AB3_2430_MCBSP1_FSX,
  598. Y9_2430_MCBSP1_CLKX,
  599. AC10_2430_MCBSP2_FSX,
  600. AD16_2430_MCBSP2_CLX,
  601. AE13_2430_MCBSP2_DX,
  602. AD13_2430_MCBSP2_DR,
  603. AC10_2430_MCBSP2_FSX_OFF,
  604. AD16_2430_MCBSP2_CLX_OFF,
  605. AE13_2430_MCBSP2_DX_OFF,
  606. AD13_2430_MCBSP2_DR_OFF,
  607. AC9_2430_MCBSP3_CLKX,
  608. AE4_2430_MCBSP3_FSX,
  609. AE2_2430_MCBSP3_DR,
  610. AF4_2430_MCBSP3_DX,
  611. N3_2430_MCBSP4_CLKX,
  612. AD23_2430_MCBSP4_DR,
  613. AB25_2430_MCBSP4_DX,
  614. AC25_2430_MCBSP4_FSX,
  615. AE16_2430_MCBSP5_CLKX,
  616. AF12_2430_MCBSP5_FSX,
  617. K7_2430_MCBSP5_DX,
  618. M1_2430_MCBSP5_DR,
  619. /* 2430 McSPI*/
  620. Y18_2430_MCSPI1_CLK,
  621. AD15_2430_MCSPI1_SIMO,
  622. AE17_2430_MCSPI1_SOMI,
  623. U1_2430_MCSPI1_CS0,
  624. /* Touchscreen GPIO */
  625. AF19_2430_GPIO_85,
  626. };
  627. enum omap34xx_index {
  628. /* 34xx I2C */
  629. K21_34XX_I2C1_SCL,
  630. J21_34XX_I2C1_SDA,
  631. AF15_34XX_I2C2_SCL,
  632. AE15_34XX_I2C2_SDA,
  633. AF14_34XX_I2C3_SCL,
  634. AG14_34XX_I2C3_SDA,
  635. AD26_34XX_I2C4_SCL,
  636. AE26_34XX_I2C4_SDA,
  637. /* PHY - HSUSB: 12-pin ULPI PHY: Port 1*/
  638. Y8_3430_USB1HS_PHY_CLK,
  639. Y9_3430_USB1HS_PHY_STP,
  640. AA14_3430_USB1HS_PHY_DIR,
  641. AA11_3430_USB1HS_PHY_NXT,
  642. W13_3430_USB1HS_PHY_DATA0,
  643. W12_3430_USB1HS_PHY_DATA1,
  644. W11_3430_USB1HS_PHY_DATA2,
  645. Y11_3430_USB1HS_PHY_DATA3,
  646. W9_3430_USB1HS_PHY_DATA4,
  647. Y12_3430_USB1HS_PHY_DATA5,
  648. W8_3430_USB1HS_PHY_DATA6,
  649. Y13_3430_USB1HS_PHY_DATA7,
  650. /* PHY - HSUSB: 12-pin ULPI PHY: Port 2*/
  651. AA8_3430_USB2HS_PHY_CLK,
  652. AA10_3430_USB2HS_PHY_STP,
  653. AA9_3430_USB2HS_PHY_DIR,
  654. AB11_3430_USB2HS_PHY_NXT,
  655. AB10_3430_USB2HS_PHY_DATA0,
  656. AB9_3430_USB2HS_PHY_DATA1,
  657. W3_3430_USB2HS_PHY_DATA2,
  658. T4_3430_USB2HS_PHY_DATA3,
  659. T3_3430_USB2HS_PHY_DATA4,
  660. R3_3430_USB2HS_PHY_DATA5,
  661. R4_3430_USB2HS_PHY_DATA6,
  662. T2_3430_USB2HS_PHY_DATA7,
  663. /* TLL - HSUSB: 12-pin TLL Port 1*/
  664. Y8_3430_USB1HS_TLL_CLK,
  665. Y9_3430_USB1HS_TLL_STP,
  666. AA14_3430_USB1HS_TLL_DIR,
  667. AA11_3430_USB1HS_TLL_NXT,
  668. W13_3430_USB1HS_TLL_DATA0,
  669. W12_3430_USB1HS_TLL_DATA1,
  670. W11_3430_USB1HS_TLL_DATA2,
  671. Y11_3430_USB1HS_TLL_DATA3,
  672. W9_3430_USB1HS_TLL_DATA4,
  673. Y12_3430_USB1HS_TLL_DATA5,
  674. W8_3430_USB1HS_TLL_DATA6,
  675. Y13_3430_USB1HS_TLL_DATA7,
  676. /* TLL - HSUSB: 12-pin TLL Port 2*/
  677. AA8_3430_USB2HS_TLL_CLK,
  678. AA10_3430_USB2HS_TLL_STP,
  679. AA9_3430_USB2HS_TLL_DIR,
  680. AB11_3430_USB2HS_TLL_NXT,
  681. AB10_3430_USB2HS_TLL_DATA0,
  682. AB9_3430_USB2HS_TLL_DATA1,
  683. W3_3430_USB2HS_TLL_DATA2,
  684. T4_3430_USB2HS_TLL_DATA3,
  685. T3_3430_USB2HS_TLL_DATA4,
  686. R3_3430_USB2HS_TLL_DATA5,
  687. R4_3430_USB2HS_TLL_DATA6,
  688. T2_3430_USB2HS_TLL_DATA7,
  689. /* TLL - HSUSB: 12-pin TLL Port 3*/
  690. AA6_3430_USB3HS_TLL_CLK,
  691. AB3_3430_USB3HS_TLL_STP,
  692. AA3_3430_USB3HS_TLL_DIR,
  693. Y3_3430_USB3HS_TLL_NXT,
  694. AA5_3430_USB3HS_TLL_DATA0,
  695. Y4_3430_USB3HS_TLL_DATA1,
  696. Y5_3430_USB3HS_TLL_DATA2,
  697. W5_3430_USB3HS_TLL_DATA3,
  698. AB12_3430_USB3HS_TLL_DATA4,
  699. AB13_3430_USB3HS_TLL_DATA5,
  700. AA13_3430_USB3HS_TLL_DATA6,
  701. AA12_3430_USB3HS_TLL_DATA7,
  702. /* PHY FSUSB: FS Serial for Port 1 (multiple PHY modes supported) */
  703. AF10_3430_USB1FS_PHY_MM1_RXDP,
  704. AG9_3430_USB1FS_PHY_MM1_RXDM,
  705. W13_3430_USB1FS_PHY_MM1_RXRCV,
  706. W12_3430_USB1FS_PHY_MM1_TXSE0,
  707. W11_3430_USB1FS_PHY_MM1_TXDAT,
  708. Y11_3430_USB1FS_PHY_MM1_TXEN_N,
  709. /* PHY FSUSB: FS Serial for Port 2 (multiple PHY modes supported) */
  710. AF7_3430_USB2FS_PHY_MM2_RXDP,
  711. AH7_3430_USB2FS_PHY_MM2_RXDM,
  712. AB10_3430_USB2FS_PHY_MM2_RXRCV,
  713. AB9_3430_USB2FS_PHY_MM2_TXSE0,
  714. W3_3430_USB2FS_PHY_MM2_TXDAT,
  715. T4_3430_USB2FS_PHY_MM2_TXEN_N,
  716. /* PHY FSUSB: FS Serial for Port 3 (multiple PHY modes supported) */
  717. AH3_3430_USB3FS_PHY_MM3_RXDP,
  718. AE3_3430_USB3FS_PHY_MM3_RXDM,
  719. AD1_3430_USB3FS_PHY_MM3_RXRCV,
  720. AE1_3430_USB3FS_PHY_MM3_TXSE0,
  721. AD2_3430_USB3FS_PHY_MM3_TXDAT,
  722. AC1_3430_USB3FS_PHY_MM3_TXEN_N,
  723. /* 34xx GPIO
  724. * - normally these are bidirectional, no internal pullup/pulldown
  725. * - "_UP" suffix (GPIO3_UP) if internal pullup is configured
  726. * - "_DOWN" suffix (GPIO3_DOWN) with internal pulldown
  727. * - "_OUT" suffix (GPIO3_OUT) for output-only pins (unlike 24xx)
  728. */
  729. AF26_34XX_GPIO0,
  730. AF22_34XX_GPIO9,
  731. AG9_34XX_GPIO23,
  732. AH8_34XX_GPIO29,
  733. U8_34XX_GPIO54_OUT,
  734. U8_34XX_GPIO54_DOWN,
  735. L8_34XX_GPIO63,
  736. G25_34XX_GPIO86_OUT,
  737. AG4_34XX_GPIO134_OUT,
  738. AF4_34XX_GPIO135_OUT,
  739. AE4_34XX_GPIO136_OUT,
  740. AF6_34XX_GPIO140_UP,
  741. AE6_34XX_GPIO141,
  742. AF5_34XX_GPIO142,
  743. AE5_34XX_GPIO143,
  744. H19_34XX_GPIO164_OUT,
  745. J25_34XX_GPIO170,
  746. /* OMAP3 SDRC CKE signals to SDR/DDR ram chips */
  747. H16_34XX_SDRC_CKE0,
  748. H17_34XX_SDRC_CKE1,
  749. /* MMC1 */
  750. N28_3430_MMC1_CLK,
  751. M27_3430_MMC1_CMD,
  752. N27_3430_MMC1_DAT0,
  753. N26_3430_MMC1_DAT1,
  754. N25_3430_MMC1_DAT2,
  755. P28_3430_MMC1_DAT3,
  756. P27_3430_MMC1_DAT4,
  757. P26_3430_MMC1_DAT5,
  758. R27_3430_MMC1_DAT6,
  759. R25_3430_MMC1_DAT7,
  760. /* MMC2 */
  761. AE2_3430_MMC2_CLK,
  762. AG5_3430_MMC2_CMD,
  763. AH5_3430_MMC2_DAT0,
  764. AH4_3430_MMC2_DAT1,
  765. AG4_3430_MMC2_DAT2,
  766. AF4_3430_MMC2_DAT3,
  767. /* MMC3 */
  768. AF10_3430_MMC3_CLK,
  769. AC3_3430_MMC3_CMD,
  770. AE11_3430_MMC3_DAT0,
  771. AH9_3430_MMC3_DAT1,
  772. AF13_3430_MMC3_DAT2,
  773. AF13_3430_MMC3_DAT3,
  774. /* SYS_NIRQ T2 INT1 */
  775. AF26_34XX_SYS_NIRQ,
  776. };
  777. struct omap_mux_cfg {
  778. struct pin_config *pins;
  779. unsigned long size;
  780. int (*cfg_reg)(const struct pin_config *cfg);
  781. };
  782. #ifdef CONFIG_OMAP_MUX
  783. /* setup pin muxing in Linux */
  784. extern int omap1_mux_init(void);
  785. extern int omap2_mux_init(void);
  786. extern int omap_mux_register(struct omap_mux_cfg *);
  787. extern int omap_cfg_reg(unsigned long reg_cfg);
  788. #else
  789. /* boot loader does it all (no warnings from CONFIG_OMAP_MUX_WARNINGS) */
  790. static inline int omap1_mux_init(void) { return 0; }
  791. static inline int omap2_mux_init(void) { return 0; }
  792. static inline int omap_cfg_reg(unsigned long reg_cfg) { return 0; }
  793. #endif
  794. #endif