io.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * arch/arm/plat-omap/include/mach/io.h
  3. *
  4. * IO definitions for TI OMAP processors and boards
  5. *
  6. * Copied from arch/arm/mach-sa1100/include/mach/io.h
  7. * Copyright (C) 1997-1999 Russell King
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. *
  32. * Modifications:
  33. * 06-12-1997 RMK Created.
  34. * 07-04-1999 RMK Major cleanup
  35. */
  36. #ifndef __ASM_ARM_ARCH_IO_H
  37. #define __ASM_ARM_ARCH_IO_H
  38. #include <mach/hardware.h>
  39. #define IO_SPACE_LIMIT 0xffffffff
  40. /*
  41. * We don't actually have real ISA nor PCI buses, but there is so many
  42. * drivers out there that might just work if we fake them...
  43. */
  44. #define __io(a) __typesafe_io(a)
  45. #define __mem_pci(a) (a)
  46. /*
  47. * ----------------------------------------------------------------------------
  48. * I/O mapping
  49. * ----------------------------------------------------------------------------
  50. */
  51. #ifdef __ASSEMBLER__
  52. #define IOMEM(x) (x)
  53. #else
  54. #define IOMEM(x) ((void __force __iomem *)(x))
  55. #endif
  56. #define OMAP1_IO_OFFSET 0x01000000 /* Virtual IO = 0xfefb0000 */
  57. #define OMAP1_IO_ADDRESS(pa) IOMEM((pa) - OMAP1_IO_OFFSET)
  58. #define OMAP2_IO_OFFSET 0x90000000
  59. #define OMAP2_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_IO_OFFSET) /* L3 and L4 */
  60. /*
  61. * ----------------------------------------------------------------------------
  62. * Omap1 specific IO mapping
  63. * ----------------------------------------------------------------------------
  64. */
  65. #define OMAP1_IO_PHYS 0xFFFB0000
  66. #define OMAP1_IO_SIZE 0x40000
  67. #define OMAP1_IO_VIRT (OMAP1_IO_PHYS - OMAP1_IO_OFFSET)
  68. /*
  69. * ----------------------------------------------------------------------------
  70. * Omap2 specific IO mapping
  71. * ----------------------------------------------------------------------------
  72. */
  73. /* We map both L3 and L4 on OMAP2 */
  74. #define L3_24XX_PHYS L3_24XX_BASE /* 0x68000000 */
  75. #define L3_24XX_VIRT 0xf8000000
  76. #define L3_24XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
  77. #define L4_24XX_PHYS L4_24XX_BASE /* 0x48000000 */
  78. #define L4_24XX_VIRT 0xd8000000
  79. #define L4_24XX_SIZE SZ_1M /* 1MB of 128MB used, want 1MB sect */
  80. #define L4_WK_243X_PHYS L4_WK_243X_BASE /* 0x49000000 */
  81. #define L4_WK_243X_VIRT 0xd9000000
  82. #define L4_WK_243X_SIZE SZ_1M
  83. #define OMAP243X_GPMC_PHYS OMAP243X_GPMC_BASE /* 0x49000000 */
  84. #define OMAP243X_GPMC_VIRT 0xFE000000
  85. #define OMAP243X_GPMC_SIZE SZ_1M
  86. #define OMAP243X_SDRC_PHYS OMAP243X_SDRC_BASE
  87. #define OMAP243X_SDRC_VIRT 0xFD000000
  88. #define OMAP243X_SDRC_SIZE SZ_1M
  89. #define OMAP243X_SMS_PHYS OMAP243X_SMS_BASE
  90. #define OMAP243X_SMS_VIRT 0xFC000000
  91. #define OMAP243X_SMS_SIZE SZ_1M
  92. /* DSP */
  93. #define DSP_MEM_24XX_PHYS OMAP2420_DSP_MEM_BASE /* 0x58000000 */
  94. #define DSP_MEM_24XX_VIRT 0xe0000000
  95. #define DSP_MEM_24XX_SIZE 0x28000
  96. #define DSP_IPI_24XX_PHYS OMAP2420_DSP_IPI_BASE /* 0x59000000 */
  97. #define DSP_IPI_24XX_VIRT 0xe1000000
  98. #define DSP_IPI_24XX_SIZE SZ_4K
  99. #define DSP_MMU_24XX_PHYS OMAP2420_DSP_MMU_BASE /* 0x5a000000 */
  100. #define DSP_MMU_24XX_VIRT 0xe2000000
  101. #define DSP_MMU_24XX_SIZE SZ_4K
  102. /*
  103. * ----------------------------------------------------------------------------
  104. * Omap3 specific IO mapping
  105. * ----------------------------------------------------------------------------
  106. */
  107. /* We map both L3 and L4 on OMAP3 */
  108. #define L3_34XX_PHYS L3_34XX_BASE /* 0x68000000 */
  109. #define L3_34XX_VIRT 0xf8000000
  110. #define L3_34XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
  111. #define L4_34XX_PHYS L4_34XX_BASE /* 0x48000000 */
  112. #define L4_34XX_VIRT 0xd8000000
  113. #define L4_34XX_SIZE SZ_4M /* 1MB of 128MB used, want 1MB sect */
  114. /*
  115. * Need to look at the Size 4M for L4.
  116. * VPOM3430 was not working for Int controller
  117. */
  118. #define L4_WK_34XX_PHYS L4_WK_34XX_BASE /* 0x48300000 */
  119. #define L4_WK_34XX_VIRT 0xd8300000
  120. #define L4_WK_34XX_SIZE SZ_1M
  121. #define L4_PER_34XX_PHYS L4_PER_34XX_BASE /* 0x49000000 */
  122. #define L4_PER_34XX_VIRT 0xd9000000
  123. #define L4_PER_34XX_SIZE SZ_1M
  124. #define L4_EMU_34XX_PHYS L4_EMU_34XX_BASE /* 0x54000000 */
  125. #define L4_EMU_34XX_VIRT 0xe4000000
  126. #define L4_EMU_34XX_SIZE SZ_64M
  127. #define OMAP34XX_GPMC_PHYS OMAP34XX_GPMC_BASE /* 0x6E000000 */
  128. #define OMAP34XX_GPMC_VIRT 0xFE000000
  129. #define OMAP34XX_GPMC_SIZE SZ_1M
  130. #define OMAP343X_SMS_PHYS OMAP343X_SMS_BASE /* 0x6C000000 */
  131. #define OMAP343X_SMS_VIRT 0xFC000000
  132. #define OMAP343X_SMS_SIZE SZ_1M
  133. #define OMAP343X_SDRC_PHYS OMAP343X_SDRC_BASE /* 0x6D000000 */
  134. #define OMAP343X_SDRC_VIRT 0xFD000000
  135. #define OMAP343X_SDRC_SIZE SZ_1M
  136. /* DSP */
  137. #define DSP_MEM_34XX_PHYS OMAP34XX_DSP_MEM_BASE /* 0x58000000 */
  138. #define DSP_MEM_34XX_VIRT 0xe0000000
  139. #define DSP_MEM_34XX_SIZE 0x28000
  140. #define DSP_IPI_34XX_PHYS OMAP34XX_DSP_IPI_BASE /* 0x59000000 */
  141. #define DSP_IPI_34XX_VIRT 0xe1000000
  142. #define DSP_IPI_34XX_SIZE SZ_4K
  143. #define DSP_MMU_34XX_PHYS OMAP34XX_DSP_MMU_BASE /* 0x5a000000 */
  144. #define DSP_MMU_34XX_VIRT 0xe2000000
  145. #define DSP_MMU_34XX_SIZE SZ_4K
  146. /*
  147. * ----------------------------------------------------------------------------
  148. * Omap4 specific IO mapping
  149. * ----------------------------------------------------------------------------
  150. */
  151. /* We map both L3 and L4 on OMAP4 */
  152. #define L3_44XX_PHYS L3_44XX_BASE
  153. #define L3_44XX_VIRT 0xd4000000
  154. #define L3_44XX_SIZE SZ_1M
  155. #define L4_44XX_PHYS L4_44XX_BASE
  156. #define L4_44XX_VIRT 0xda000000
  157. #define L4_44XX_SIZE SZ_4M
  158. #define L4_WK_44XX_PHYS L4_WK_44XX_BASE
  159. #define L4_WK_44XX_VIRT 0xda300000
  160. #define L4_WK_44XX_SIZE SZ_1M
  161. #define L4_PER_44XX_PHYS L4_PER_44XX_BASE
  162. #define L4_PER_44XX_VIRT 0xd8000000
  163. #define L4_PER_44XX_SIZE SZ_4M
  164. #define L4_EMU_44XX_PHYS L4_EMU_44XX_BASE
  165. #define L4_EMU_44XX_VIRT 0xe4000000
  166. #define L4_EMU_44XX_SIZE SZ_64M
  167. #define OMAP44XX_GPMC_PHYS OMAP44XX_GPMC_BASE
  168. #define OMAP44XX_GPMC_VIRT 0xe0000000
  169. #define OMAP44XX_GPMC_SIZE SZ_1M
  170. /*
  171. * ----------------------------------------------------------------------------
  172. * Omap specific register access
  173. * ----------------------------------------------------------------------------
  174. */
  175. #ifndef __ASSEMBLER__
  176. /*
  177. * NOTE: Please use ioremap + __raw_read/write where possible instead of these
  178. */
  179. extern u8 omap_readb(u32 pa);
  180. extern u16 omap_readw(u32 pa);
  181. extern u32 omap_readl(u32 pa);
  182. extern void omap_writeb(u8 v, u32 pa);
  183. extern void omap_writew(u16 v, u32 pa);
  184. extern void omap_writel(u32 v, u32 pa);
  185. struct omap_sdrc_params;
  186. extern void omap1_map_common_io(void);
  187. extern void omap1_init_common_hw(void);
  188. extern void omap2_map_common_io(void);
  189. extern void omap2_init_common_hw(struct omap_sdrc_params *sdrc_cs0,
  190. struct omap_sdrc_params *sdrc_cs1);
  191. #define __arch_ioremap(p,s,t) omap_ioremap(p,s,t)
  192. #define __arch_iounmap(v) omap_iounmap(v)
  193. void __iomem *omap_ioremap(unsigned long phys, size_t size, unsigned int type);
  194. void omap_iounmap(volatile void __iomem *addr);
  195. #endif
  196. #endif