gpio.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE OMAP1_IO_ADDRESS(0xfffce000)
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE OMAP1_IO_ADDRESS(0xfffbe400)
  44. #define OMAP1610_GPIO2_BASE OMAP1_IO_ADDRESS(0xfffbec00)
  45. #define OMAP1610_GPIO3_BASE OMAP1_IO_ADDRESS(0xfffbb400)
  46. #define OMAP1610_GPIO4_BASE OMAP1_IO_ADDRESS(0xfffbbc00)
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP730 specific GPIO registers
  66. */
  67. #define OMAP730_GPIO1_BASE OMAP1_IO_ADDRESS(0xfffbc000)
  68. #define OMAP730_GPIO2_BASE OMAP1_IO_ADDRESS(0xfffbc800)
  69. #define OMAP730_GPIO3_BASE OMAP1_IO_ADDRESS(0xfffbd000)
  70. #define OMAP730_GPIO4_BASE OMAP1_IO_ADDRESS(0xfffbd800)
  71. #define OMAP730_GPIO5_BASE OMAP1_IO_ADDRESS(0xfffbe000)
  72. #define OMAP730_GPIO6_BASE OMAP1_IO_ADDRESS(0xfffbe800)
  73. #define OMAP730_GPIO_DATA_INPUT 0x00
  74. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP730_GPIO_DIR_CONTROL 0x08
  76. #define OMAP730_GPIO_INT_CONTROL 0x0c
  77. #define OMAP730_GPIO_INT_MASK 0x10
  78. #define OMAP730_GPIO_INT_STATUS 0x14
  79. /*
  80. * OMAP850 specific GPIO registers
  81. */
  82. #define OMAP850_GPIO1_BASE OMAP1_IO_ADDRESS(0xfffbc000)
  83. #define OMAP850_GPIO2_BASE OMAP1_IO_ADDRESS(0xfffbc800)
  84. #define OMAP850_GPIO3_BASE OMAP1_IO_ADDRESS(0xfffbd000)
  85. #define OMAP850_GPIO4_BASE OMAP1_IO_ADDRESS(0xfffbd800)
  86. #define OMAP850_GPIO5_BASE OMAP1_IO_ADDRESS(0xfffbe000)
  87. #define OMAP850_GPIO6_BASE OMAP1_IO_ADDRESS(0xfffbe800)
  88. #define OMAP850_GPIO_DATA_INPUT 0x00
  89. #define OMAP850_GPIO_DATA_OUTPUT 0x04
  90. #define OMAP850_GPIO_DIR_CONTROL 0x08
  91. #define OMAP850_GPIO_INT_CONTROL 0x0c
  92. #define OMAP850_GPIO_INT_MASK 0x10
  93. #define OMAP850_GPIO_INT_STATUS 0x14
  94. #define OMAP1_MPUIO_VBASE OMAP1_IO_ADDRESS(OMAP1_MPUIO_BASE)
  95. /*
  96. * omap24xx specific GPIO registers
  97. */
  98. #define OMAP242X_GPIO1_BASE OMAP2_IO_ADDRESS(0x48018000)
  99. #define OMAP242X_GPIO2_BASE OMAP2_IO_ADDRESS(0x4801a000)
  100. #define OMAP242X_GPIO3_BASE OMAP2_IO_ADDRESS(0x4801c000)
  101. #define OMAP242X_GPIO4_BASE OMAP2_IO_ADDRESS(0x4801e000)
  102. #define OMAP243X_GPIO1_BASE OMAP2_IO_ADDRESS(0x4900C000)
  103. #define OMAP243X_GPIO2_BASE OMAP2_IO_ADDRESS(0x4900E000)
  104. #define OMAP243X_GPIO3_BASE OMAP2_IO_ADDRESS(0x49010000)
  105. #define OMAP243X_GPIO4_BASE OMAP2_IO_ADDRESS(0x49012000)
  106. #define OMAP243X_GPIO5_BASE OMAP2_IO_ADDRESS(0x480B6000)
  107. #define OMAP24XX_GPIO_REVISION 0x0000
  108. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  109. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  110. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  111. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  112. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  113. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  114. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  115. #define OMAP24XX_GPIO_CTRL 0x0030
  116. #define OMAP24XX_GPIO_OE 0x0034
  117. #define OMAP24XX_GPIO_DATAIN 0x0038
  118. #define OMAP24XX_GPIO_DATAOUT 0x003c
  119. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  120. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  121. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  122. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  123. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  124. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  125. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  126. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  127. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  128. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  129. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  130. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  131. #define OMAP4_GPIO_REVISION 0x0000
  132. #define OMAP4_GPIO_SYSCONFIG 0x0010
  133. #define OMAP4_GPIO_EOI 0x0020
  134. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  135. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  136. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  137. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  138. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  139. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  140. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  141. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  142. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  143. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  144. #define OMAP4_GPIO_SYSSTATUS 0x0104
  145. #define OMAP4_GPIO_CTRL 0x0130
  146. #define OMAP4_GPIO_OE 0x0134
  147. #define OMAP4_GPIO_DATAIN 0x0138
  148. #define OMAP4_GPIO_DATAOUT 0x013c
  149. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  150. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  151. #define OMAP4_GPIO_RISINGDETECT 0x0148
  152. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  153. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  154. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  155. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  156. #define OMAP4_GPIO_SETDATAOUT 0x0194
  157. /*
  158. * omap34xx specific GPIO registers
  159. */
  160. #define OMAP34XX_GPIO1_BASE OMAP2_IO_ADDRESS(0x48310000)
  161. #define OMAP34XX_GPIO2_BASE OMAP2_IO_ADDRESS(0x49050000)
  162. #define OMAP34XX_GPIO3_BASE OMAP2_IO_ADDRESS(0x49052000)
  163. #define OMAP34XX_GPIO4_BASE OMAP2_IO_ADDRESS(0x49054000)
  164. #define OMAP34XX_GPIO5_BASE OMAP2_IO_ADDRESS(0x49056000)
  165. #define OMAP34XX_GPIO6_BASE OMAP2_IO_ADDRESS(0x49058000)
  166. /*
  167. * OMAP44XX specific GPIO registers
  168. */
  169. #define OMAP44XX_GPIO1_BASE OMAP2_IO_ADDRESS(0x4a310000)
  170. #define OMAP44XX_GPIO2_BASE OMAP2_IO_ADDRESS(0x48055000)
  171. #define OMAP44XX_GPIO3_BASE OMAP2_IO_ADDRESS(0x48057000)
  172. #define OMAP44XX_GPIO4_BASE OMAP2_IO_ADDRESS(0x48059000)
  173. #define OMAP44XX_GPIO5_BASE OMAP2_IO_ADDRESS(0x4805B000)
  174. #define OMAP44XX_GPIO6_BASE OMAP2_IO_ADDRESS(0x4805D000)
  175. struct gpio_bank {
  176. void __iomem *base;
  177. u16 irq;
  178. u16 virtual_irq_start;
  179. int method;
  180. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  181. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  182. u32 suspend_wakeup;
  183. u32 saved_wakeup;
  184. #endif
  185. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  186. defined(CONFIG_ARCH_OMAP4)
  187. u32 non_wakeup_gpios;
  188. u32 enabled_non_wakeup_gpios;
  189. u32 saved_datain;
  190. u32 saved_fallingdetect;
  191. u32 saved_risingdetect;
  192. #endif
  193. u32 level_mask;
  194. spinlock_t lock;
  195. struct gpio_chip chip;
  196. struct clk *dbck;
  197. };
  198. #define METHOD_MPUIO 0
  199. #define METHOD_GPIO_1510 1
  200. #define METHOD_GPIO_1610 2
  201. #define METHOD_GPIO_730 3
  202. #define METHOD_GPIO_850 4
  203. #define METHOD_GPIO_24XX 5
  204. #ifdef CONFIG_ARCH_OMAP16XX
  205. static struct gpio_bank gpio_bank_1610[5] = {
  206. { OMAP1_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  207. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  208. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  209. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  210. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  211. };
  212. #endif
  213. #ifdef CONFIG_ARCH_OMAP15XX
  214. static struct gpio_bank gpio_bank_1510[2] = {
  215. { OMAP1_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  216. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  217. };
  218. #endif
  219. #ifdef CONFIG_ARCH_OMAP730
  220. static struct gpio_bank gpio_bank_730[7] = {
  221. { OMAP1_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  222. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  223. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  224. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  225. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  226. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  227. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  228. };
  229. #endif
  230. #ifdef CONFIG_ARCH_OMAP850
  231. static struct gpio_bank gpio_bank_850[7] = {
  232. { OMAP1_MPUIO_VBASE, INT_850_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  233. { OMAP850_GPIO1_BASE, INT_850_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_850 },
  234. { OMAP850_GPIO2_BASE, INT_850_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_850 },
  235. { OMAP850_GPIO3_BASE, INT_850_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_850 },
  236. { OMAP850_GPIO4_BASE, INT_850_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_850 },
  237. { OMAP850_GPIO5_BASE, INT_850_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_850 },
  238. { OMAP850_GPIO6_BASE, INT_850_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_850 },
  239. };
  240. #endif
  241. #ifdef CONFIG_ARCH_OMAP24XX
  242. static struct gpio_bank gpio_bank_242x[4] = {
  243. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  244. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  245. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  246. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  247. };
  248. static struct gpio_bank gpio_bank_243x[5] = {
  249. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  250. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  251. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  252. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  253. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  254. };
  255. #endif
  256. #ifdef CONFIG_ARCH_OMAP34XX
  257. static struct gpio_bank gpio_bank_34xx[6] = {
  258. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  259. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  260. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  261. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  262. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  263. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  264. };
  265. #endif
  266. #ifdef CONFIG_ARCH_OMAP4
  267. static struct gpio_bank gpio_bank_44xx[6] = {
  268. { OMAP44XX_GPIO1_BASE, INT_44XX_GPIO_BANK1, IH_GPIO_BASE, \
  269. METHOD_GPIO_24XX },
  270. { OMAP44XX_GPIO2_BASE, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32, \
  271. METHOD_GPIO_24XX },
  272. { OMAP44XX_GPIO3_BASE, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64, \
  273. METHOD_GPIO_24XX },
  274. { OMAP44XX_GPIO4_BASE, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96, \
  275. METHOD_GPIO_24XX },
  276. { OMAP44XX_GPIO5_BASE, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128, \
  277. METHOD_GPIO_24XX },
  278. { OMAP44XX_GPIO6_BASE, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160, \
  279. METHOD_GPIO_24XX },
  280. };
  281. #endif
  282. static struct gpio_bank *gpio_bank;
  283. static int gpio_bank_count;
  284. static inline struct gpio_bank *get_gpio_bank(int gpio)
  285. {
  286. if (cpu_is_omap15xx()) {
  287. if (OMAP_GPIO_IS_MPUIO(gpio))
  288. return &gpio_bank[0];
  289. return &gpio_bank[1];
  290. }
  291. if (cpu_is_omap16xx()) {
  292. if (OMAP_GPIO_IS_MPUIO(gpio))
  293. return &gpio_bank[0];
  294. return &gpio_bank[1 + (gpio >> 4)];
  295. }
  296. if (cpu_is_omap7xx()) {
  297. if (OMAP_GPIO_IS_MPUIO(gpio))
  298. return &gpio_bank[0];
  299. return &gpio_bank[1 + (gpio >> 5)];
  300. }
  301. if (cpu_is_omap24xx())
  302. return &gpio_bank[gpio >> 5];
  303. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  304. return &gpio_bank[gpio >> 5];
  305. BUG();
  306. return NULL;
  307. }
  308. static inline int get_gpio_index(int gpio)
  309. {
  310. if (cpu_is_omap7xx())
  311. return gpio & 0x1f;
  312. if (cpu_is_omap24xx())
  313. return gpio & 0x1f;
  314. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  315. return gpio & 0x1f;
  316. return gpio & 0x0f;
  317. }
  318. static inline int gpio_valid(int gpio)
  319. {
  320. if (gpio < 0)
  321. return -1;
  322. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  323. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  324. return -1;
  325. return 0;
  326. }
  327. if (cpu_is_omap15xx() && gpio < 16)
  328. return 0;
  329. if ((cpu_is_omap16xx()) && gpio < 64)
  330. return 0;
  331. if (cpu_is_omap7xx() && gpio < 192)
  332. return 0;
  333. if (cpu_is_omap24xx() && gpio < 128)
  334. return 0;
  335. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  336. return 0;
  337. return -1;
  338. }
  339. static int check_gpio(int gpio)
  340. {
  341. if (unlikely(gpio_valid(gpio) < 0)) {
  342. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  343. dump_stack();
  344. return -1;
  345. }
  346. return 0;
  347. }
  348. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  349. {
  350. void __iomem *reg = bank->base;
  351. u32 l;
  352. switch (bank->method) {
  353. #ifdef CONFIG_ARCH_OMAP1
  354. case METHOD_MPUIO:
  355. reg += OMAP_MPUIO_IO_CNTL;
  356. break;
  357. #endif
  358. #ifdef CONFIG_ARCH_OMAP15XX
  359. case METHOD_GPIO_1510:
  360. reg += OMAP1510_GPIO_DIR_CONTROL;
  361. break;
  362. #endif
  363. #ifdef CONFIG_ARCH_OMAP16XX
  364. case METHOD_GPIO_1610:
  365. reg += OMAP1610_GPIO_DIRECTION;
  366. break;
  367. #endif
  368. #ifdef CONFIG_ARCH_OMAP730
  369. case METHOD_GPIO_730:
  370. reg += OMAP730_GPIO_DIR_CONTROL;
  371. break;
  372. #endif
  373. #ifdef CONFIG_ARCH_OMAP850
  374. case METHOD_GPIO_850:
  375. reg += OMAP850_GPIO_DIR_CONTROL;
  376. break;
  377. #endif
  378. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  379. case METHOD_GPIO_24XX:
  380. reg += OMAP24XX_GPIO_OE;
  381. break;
  382. #endif
  383. #if defined(CONFIG_ARCH_OMAP4)
  384. case METHOD_GPIO_24XX:
  385. reg += OMAP4_GPIO_OE;
  386. break;
  387. #endif
  388. default:
  389. WARN_ON(1);
  390. return;
  391. }
  392. l = __raw_readl(reg);
  393. if (is_input)
  394. l |= 1 << gpio;
  395. else
  396. l &= ~(1 << gpio);
  397. __raw_writel(l, reg);
  398. }
  399. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  400. {
  401. void __iomem *reg = bank->base;
  402. u32 l = 0;
  403. switch (bank->method) {
  404. #ifdef CONFIG_ARCH_OMAP1
  405. case METHOD_MPUIO:
  406. reg += OMAP_MPUIO_OUTPUT;
  407. l = __raw_readl(reg);
  408. if (enable)
  409. l |= 1 << gpio;
  410. else
  411. l &= ~(1 << gpio);
  412. break;
  413. #endif
  414. #ifdef CONFIG_ARCH_OMAP15XX
  415. case METHOD_GPIO_1510:
  416. reg += OMAP1510_GPIO_DATA_OUTPUT;
  417. l = __raw_readl(reg);
  418. if (enable)
  419. l |= 1 << gpio;
  420. else
  421. l &= ~(1 << gpio);
  422. break;
  423. #endif
  424. #ifdef CONFIG_ARCH_OMAP16XX
  425. case METHOD_GPIO_1610:
  426. if (enable)
  427. reg += OMAP1610_GPIO_SET_DATAOUT;
  428. else
  429. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  430. l = 1 << gpio;
  431. break;
  432. #endif
  433. #ifdef CONFIG_ARCH_OMAP730
  434. case METHOD_GPIO_730:
  435. reg += OMAP730_GPIO_DATA_OUTPUT;
  436. l = __raw_readl(reg);
  437. if (enable)
  438. l |= 1 << gpio;
  439. else
  440. l &= ~(1 << gpio);
  441. break;
  442. #endif
  443. #ifdef CONFIG_ARCH_OMAP850
  444. case METHOD_GPIO_850:
  445. reg += OMAP850_GPIO_DATA_OUTPUT;
  446. l = __raw_readl(reg);
  447. if (enable)
  448. l |= 1 << gpio;
  449. else
  450. l &= ~(1 << gpio);
  451. break;
  452. #endif
  453. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  454. case METHOD_GPIO_24XX:
  455. if (enable)
  456. reg += OMAP24XX_GPIO_SETDATAOUT;
  457. else
  458. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  459. l = 1 << gpio;
  460. break;
  461. #endif
  462. #ifdef CONFIG_ARCH_OMAP4
  463. case METHOD_GPIO_24XX:
  464. if (enable)
  465. reg += OMAP4_GPIO_SETDATAOUT;
  466. else
  467. reg += OMAP4_GPIO_CLEARDATAOUT;
  468. l = 1 << gpio;
  469. break;
  470. #endif
  471. default:
  472. WARN_ON(1);
  473. return;
  474. }
  475. __raw_writel(l, reg);
  476. }
  477. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  478. {
  479. void __iomem *reg;
  480. if (check_gpio(gpio) < 0)
  481. return -EINVAL;
  482. reg = bank->base;
  483. switch (bank->method) {
  484. #ifdef CONFIG_ARCH_OMAP1
  485. case METHOD_MPUIO:
  486. reg += OMAP_MPUIO_INPUT_LATCH;
  487. break;
  488. #endif
  489. #ifdef CONFIG_ARCH_OMAP15XX
  490. case METHOD_GPIO_1510:
  491. reg += OMAP1510_GPIO_DATA_INPUT;
  492. break;
  493. #endif
  494. #ifdef CONFIG_ARCH_OMAP16XX
  495. case METHOD_GPIO_1610:
  496. reg += OMAP1610_GPIO_DATAIN;
  497. break;
  498. #endif
  499. #ifdef CONFIG_ARCH_OMAP730
  500. case METHOD_GPIO_730:
  501. reg += OMAP730_GPIO_DATA_INPUT;
  502. break;
  503. #endif
  504. #ifdef CONFIG_ARCH_OMAP850
  505. case METHOD_GPIO_850:
  506. reg += OMAP850_GPIO_DATA_INPUT;
  507. break;
  508. #endif
  509. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  510. case METHOD_GPIO_24XX:
  511. reg += OMAP24XX_GPIO_DATAIN;
  512. break;
  513. #endif
  514. #ifdef CONFIG_ARCH_OMAP4
  515. case METHOD_GPIO_24XX:
  516. reg += OMAP4_GPIO_DATAIN;
  517. break;
  518. #endif
  519. default:
  520. return -EINVAL;
  521. }
  522. return (__raw_readl(reg)
  523. & (1 << get_gpio_index(gpio))) != 0;
  524. }
  525. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  526. {
  527. void __iomem *reg;
  528. if (check_gpio(gpio) < 0)
  529. return -EINVAL;
  530. reg = bank->base;
  531. switch (bank->method) {
  532. #ifdef CONFIG_ARCH_OMAP1
  533. case METHOD_MPUIO:
  534. reg += OMAP_MPUIO_OUTPUT;
  535. break;
  536. #endif
  537. #ifdef CONFIG_ARCH_OMAP15XX
  538. case METHOD_GPIO_1510:
  539. reg += OMAP1510_GPIO_DATA_OUTPUT;
  540. break;
  541. #endif
  542. #ifdef CONFIG_ARCH_OMAP16XX
  543. case METHOD_GPIO_1610:
  544. reg += OMAP1610_GPIO_DATAOUT;
  545. break;
  546. #endif
  547. #ifdef CONFIG_ARCH_OMAP730
  548. case METHOD_GPIO_730:
  549. reg += OMAP730_GPIO_DATA_OUTPUT;
  550. break;
  551. #endif
  552. #ifdef CONFIG_ARCH_OMAP850
  553. case METHOD_GPIO_850:
  554. reg += OMAP850_GPIO_DATA_OUTPUT;
  555. break;
  556. #endif
  557. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  558. defined(CONFIG_ARCH_OMAP4)
  559. case METHOD_GPIO_24XX:
  560. reg += OMAP24XX_GPIO_DATAOUT;
  561. break;
  562. #endif
  563. default:
  564. return -EINVAL;
  565. }
  566. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  567. }
  568. #define MOD_REG_BIT(reg, bit_mask, set) \
  569. do { \
  570. int l = __raw_readl(base + reg); \
  571. if (set) l |= bit_mask; \
  572. else l &= ~bit_mask; \
  573. __raw_writel(l, base + reg); \
  574. } while(0)
  575. void omap_set_gpio_debounce(int gpio, int enable)
  576. {
  577. struct gpio_bank *bank;
  578. void __iomem *reg;
  579. unsigned long flags;
  580. u32 val, l = 1 << get_gpio_index(gpio);
  581. if (cpu_class_is_omap1())
  582. return;
  583. bank = get_gpio_bank(gpio);
  584. reg = bank->base;
  585. #ifdef CONFIG_ARCH_OMAP4
  586. reg += OMAP4_GPIO_DEBOUNCENABLE;
  587. #else
  588. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  589. #endif
  590. spin_lock_irqsave(&bank->lock, flags);
  591. val = __raw_readl(reg);
  592. if (enable && !(val & l))
  593. val |= l;
  594. else if (!enable && (val & l))
  595. val &= ~l;
  596. else
  597. goto done;
  598. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  599. if (enable)
  600. clk_enable(bank->dbck);
  601. else
  602. clk_disable(bank->dbck);
  603. }
  604. __raw_writel(val, reg);
  605. done:
  606. spin_unlock_irqrestore(&bank->lock, flags);
  607. }
  608. EXPORT_SYMBOL(omap_set_gpio_debounce);
  609. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  610. {
  611. struct gpio_bank *bank;
  612. void __iomem *reg;
  613. if (cpu_class_is_omap1())
  614. return;
  615. bank = get_gpio_bank(gpio);
  616. reg = bank->base;
  617. enc_time &= 0xff;
  618. #ifdef CONFIG_ARCH_OMAP4
  619. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  620. #else
  621. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  622. #endif
  623. __raw_writel(enc_time, reg);
  624. }
  625. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  626. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  627. defined(CONFIG_ARCH_OMAP4)
  628. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  629. int trigger)
  630. {
  631. void __iomem *base = bank->base;
  632. u32 gpio_bit = 1 << gpio;
  633. u32 val;
  634. if (cpu_is_omap44xx()) {
  635. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  636. trigger & IRQ_TYPE_LEVEL_LOW);
  637. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  638. trigger & IRQ_TYPE_LEVEL_HIGH);
  639. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  640. trigger & IRQ_TYPE_EDGE_RISING);
  641. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  642. trigger & IRQ_TYPE_EDGE_FALLING);
  643. } else {
  644. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  645. trigger & IRQ_TYPE_LEVEL_LOW);
  646. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  647. trigger & IRQ_TYPE_LEVEL_HIGH);
  648. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  649. trigger & IRQ_TYPE_EDGE_RISING);
  650. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  651. trigger & IRQ_TYPE_EDGE_FALLING);
  652. }
  653. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  654. if (cpu_is_omap44xx()) {
  655. if (trigger != 0)
  656. __raw_writel(1 << gpio, bank->base+
  657. OMAP4_GPIO_IRQWAKEN0);
  658. else {
  659. val = __raw_readl(bank->base +
  660. OMAP4_GPIO_IRQWAKEN0);
  661. __raw_writel(val & (~(1 << gpio)), bank->base +
  662. OMAP4_GPIO_IRQWAKEN0);
  663. }
  664. } else {
  665. if (trigger != 0)
  666. __raw_writel(1 << gpio, bank->base
  667. + OMAP24XX_GPIO_SETWKUENA);
  668. else
  669. __raw_writel(1 << gpio, bank->base
  670. + OMAP24XX_GPIO_CLEARWKUENA);
  671. }
  672. } else {
  673. if (trigger != 0)
  674. bank->enabled_non_wakeup_gpios |= gpio_bit;
  675. else
  676. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  677. }
  678. if (cpu_is_omap44xx()) {
  679. bank->level_mask =
  680. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  681. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  682. } else {
  683. bank->level_mask =
  684. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  685. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  686. }
  687. }
  688. #endif
  689. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  690. {
  691. void __iomem *reg = bank->base;
  692. u32 l = 0;
  693. switch (bank->method) {
  694. #ifdef CONFIG_ARCH_OMAP1
  695. case METHOD_MPUIO:
  696. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  697. l = __raw_readl(reg);
  698. if (trigger & IRQ_TYPE_EDGE_RISING)
  699. l |= 1 << gpio;
  700. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  701. l &= ~(1 << gpio);
  702. else
  703. goto bad;
  704. break;
  705. #endif
  706. #ifdef CONFIG_ARCH_OMAP15XX
  707. case METHOD_GPIO_1510:
  708. reg += OMAP1510_GPIO_INT_CONTROL;
  709. l = __raw_readl(reg);
  710. if (trigger & IRQ_TYPE_EDGE_RISING)
  711. l |= 1 << gpio;
  712. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  713. l &= ~(1 << gpio);
  714. else
  715. goto bad;
  716. break;
  717. #endif
  718. #ifdef CONFIG_ARCH_OMAP16XX
  719. case METHOD_GPIO_1610:
  720. if (gpio & 0x08)
  721. reg += OMAP1610_GPIO_EDGE_CTRL2;
  722. else
  723. reg += OMAP1610_GPIO_EDGE_CTRL1;
  724. gpio &= 0x07;
  725. l = __raw_readl(reg);
  726. l &= ~(3 << (gpio << 1));
  727. if (trigger & IRQ_TYPE_EDGE_RISING)
  728. l |= 2 << (gpio << 1);
  729. if (trigger & IRQ_TYPE_EDGE_FALLING)
  730. l |= 1 << (gpio << 1);
  731. if (trigger)
  732. /* Enable wake-up during idle for dynamic tick */
  733. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  734. else
  735. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  736. break;
  737. #endif
  738. #ifdef CONFIG_ARCH_OMAP730
  739. case METHOD_GPIO_730:
  740. reg += OMAP730_GPIO_INT_CONTROL;
  741. l = __raw_readl(reg);
  742. if (trigger & IRQ_TYPE_EDGE_RISING)
  743. l |= 1 << gpio;
  744. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  745. l &= ~(1 << gpio);
  746. else
  747. goto bad;
  748. break;
  749. #endif
  750. #ifdef CONFIG_ARCH_OMAP850
  751. case METHOD_GPIO_850:
  752. reg += OMAP850_GPIO_INT_CONTROL;
  753. l = __raw_readl(reg);
  754. if (trigger & IRQ_TYPE_EDGE_RISING)
  755. l |= 1 << gpio;
  756. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  757. l &= ~(1 << gpio);
  758. else
  759. goto bad;
  760. break;
  761. #endif
  762. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  763. defined(CONFIG_ARCH_OMAP4)
  764. case METHOD_GPIO_24XX:
  765. set_24xx_gpio_triggering(bank, gpio, trigger);
  766. break;
  767. #endif
  768. default:
  769. goto bad;
  770. }
  771. __raw_writel(l, reg);
  772. return 0;
  773. bad:
  774. return -EINVAL;
  775. }
  776. static int gpio_irq_type(unsigned irq, unsigned type)
  777. {
  778. struct gpio_bank *bank;
  779. unsigned gpio;
  780. int retval;
  781. unsigned long flags;
  782. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  783. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  784. else
  785. gpio = irq - IH_GPIO_BASE;
  786. if (check_gpio(gpio) < 0)
  787. return -EINVAL;
  788. if (type & ~IRQ_TYPE_SENSE_MASK)
  789. return -EINVAL;
  790. /* OMAP1 allows only only edge triggering */
  791. if (!cpu_class_is_omap2()
  792. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  793. return -EINVAL;
  794. bank = get_irq_chip_data(irq);
  795. spin_lock_irqsave(&bank->lock, flags);
  796. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  797. if (retval == 0) {
  798. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  799. irq_desc[irq].status |= type;
  800. }
  801. spin_unlock_irqrestore(&bank->lock, flags);
  802. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  803. __set_irq_handler_unlocked(irq, handle_level_irq);
  804. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  805. __set_irq_handler_unlocked(irq, handle_edge_irq);
  806. return retval;
  807. }
  808. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  809. {
  810. void __iomem *reg = bank->base;
  811. switch (bank->method) {
  812. #ifdef CONFIG_ARCH_OMAP1
  813. case METHOD_MPUIO:
  814. /* MPUIO irqstatus is reset by reading the status register,
  815. * so do nothing here */
  816. return;
  817. #endif
  818. #ifdef CONFIG_ARCH_OMAP15XX
  819. case METHOD_GPIO_1510:
  820. reg += OMAP1510_GPIO_INT_STATUS;
  821. break;
  822. #endif
  823. #ifdef CONFIG_ARCH_OMAP16XX
  824. case METHOD_GPIO_1610:
  825. reg += OMAP1610_GPIO_IRQSTATUS1;
  826. break;
  827. #endif
  828. #ifdef CONFIG_ARCH_OMAP730
  829. case METHOD_GPIO_730:
  830. reg += OMAP730_GPIO_INT_STATUS;
  831. break;
  832. #endif
  833. #ifdef CONFIG_ARCH_OMAP850
  834. case METHOD_GPIO_850:
  835. reg += OMAP850_GPIO_INT_STATUS;
  836. break;
  837. #endif
  838. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  839. case METHOD_GPIO_24XX:
  840. reg += OMAP24XX_GPIO_IRQSTATUS1;
  841. break;
  842. #endif
  843. #if defined(CONFIG_ARCH_OMAP4)
  844. case METHOD_GPIO_24XX:
  845. reg += OMAP4_GPIO_IRQSTATUS0;
  846. break;
  847. #endif
  848. default:
  849. WARN_ON(1);
  850. return;
  851. }
  852. __raw_writel(gpio_mask, reg);
  853. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  854. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  855. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  856. #endif
  857. #if defined(CONFIG_ARCH_OMAP4)
  858. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  859. #endif
  860. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  861. __raw_writel(gpio_mask, reg);
  862. /* Flush posted write for the irq status to avoid spurious interrupts */
  863. __raw_readl(reg);
  864. }
  865. }
  866. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  867. {
  868. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  869. }
  870. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  871. {
  872. void __iomem *reg = bank->base;
  873. int inv = 0;
  874. u32 l;
  875. u32 mask;
  876. switch (bank->method) {
  877. #ifdef CONFIG_ARCH_OMAP1
  878. case METHOD_MPUIO:
  879. reg += OMAP_MPUIO_GPIO_MASKIT;
  880. mask = 0xffff;
  881. inv = 1;
  882. break;
  883. #endif
  884. #ifdef CONFIG_ARCH_OMAP15XX
  885. case METHOD_GPIO_1510:
  886. reg += OMAP1510_GPIO_INT_MASK;
  887. mask = 0xffff;
  888. inv = 1;
  889. break;
  890. #endif
  891. #ifdef CONFIG_ARCH_OMAP16XX
  892. case METHOD_GPIO_1610:
  893. reg += OMAP1610_GPIO_IRQENABLE1;
  894. mask = 0xffff;
  895. break;
  896. #endif
  897. #ifdef CONFIG_ARCH_OMAP730
  898. case METHOD_GPIO_730:
  899. reg += OMAP730_GPIO_INT_MASK;
  900. mask = 0xffffffff;
  901. inv = 1;
  902. break;
  903. #endif
  904. #ifdef CONFIG_ARCH_OMAP850
  905. case METHOD_GPIO_850:
  906. reg += OMAP850_GPIO_INT_MASK;
  907. mask = 0xffffffff;
  908. inv = 1;
  909. break;
  910. #endif
  911. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  912. case METHOD_GPIO_24XX:
  913. reg += OMAP24XX_GPIO_IRQENABLE1;
  914. mask = 0xffffffff;
  915. break;
  916. #endif
  917. #if defined(CONFIG_ARCH_OMAP4)
  918. case METHOD_GPIO_24XX:
  919. reg += OMAP4_GPIO_IRQSTATUSSET0;
  920. mask = 0xffffffff;
  921. break;
  922. #endif
  923. default:
  924. WARN_ON(1);
  925. return 0;
  926. }
  927. l = __raw_readl(reg);
  928. if (inv)
  929. l = ~l;
  930. l &= mask;
  931. return l;
  932. }
  933. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  934. {
  935. void __iomem *reg = bank->base;
  936. u32 l;
  937. switch (bank->method) {
  938. #ifdef CONFIG_ARCH_OMAP1
  939. case METHOD_MPUIO:
  940. reg += OMAP_MPUIO_GPIO_MASKIT;
  941. l = __raw_readl(reg);
  942. if (enable)
  943. l &= ~(gpio_mask);
  944. else
  945. l |= gpio_mask;
  946. break;
  947. #endif
  948. #ifdef CONFIG_ARCH_OMAP15XX
  949. case METHOD_GPIO_1510:
  950. reg += OMAP1510_GPIO_INT_MASK;
  951. l = __raw_readl(reg);
  952. if (enable)
  953. l &= ~(gpio_mask);
  954. else
  955. l |= gpio_mask;
  956. break;
  957. #endif
  958. #ifdef CONFIG_ARCH_OMAP16XX
  959. case METHOD_GPIO_1610:
  960. if (enable)
  961. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  962. else
  963. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  964. l = gpio_mask;
  965. break;
  966. #endif
  967. #ifdef CONFIG_ARCH_OMAP730
  968. case METHOD_GPIO_730:
  969. reg += OMAP730_GPIO_INT_MASK;
  970. l = __raw_readl(reg);
  971. if (enable)
  972. l &= ~(gpio_mask);
  973. else
  974. l |= gpio_mask;
  975. break;
  976. #endif
  977. #ifdef CONFIG_ARCH_OMAP850
  978. case METHOD_GPIO_850:
  979. reg += OMAP850_GPIO_INT_MASK;
  980. l = __raw_readl(reg);
  981. if (enable)
  982. l &= ~(gpio_mask);
  983. else
  984. l |= gpio_mask;
  985. break;
  986. #endif
  987. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  988. case METHOD_GPIO_24XX:
  989. if (enable)
  990. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  991. else
  992. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  993. l = gpio_mask;
  994. break;
  995. #endif
  996. #ifdef CONFIG_ARCH_OMAP4
  997. case METHOD_GPIO_24XX:
  998. if (enable)
  999. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1000. else
  1001. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1002. l = gpio_mask;
  1003. break;
  1004. #endif
  1005. default:
  1006. WARN_ON(1);
  1007. return;
  1008. }
  1009. __raw_writel(l, reg);
  1010. }
  1011. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1012. {
  1013. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1014. }
  1015. /*
  1016. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1017. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1018. * to the target, system will wake up always on GPIO events. While
  1019. * system is running all registered GPIO interrupts need to have wake-up
  1020. * enabled. When system is suspended, only selected GPIO interrupts need
  1021. * to have wake-up enabled.
  1022. */
  1023. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1024. {
  1025. unsigned long flags;
  1026. switch (bank->method) {
  1027. #ifdef CONFIG_ARCH_OMAP16XX
  1028. case METHOD_MPUIO:
  1029. case METHOD_GPIO_1610:
  1030. spin_lock_irqsave(&bank->lock, flags);
  1031. if (enable)
  1032. bank->suspend_wakeup |= (1 << gpio);
  1033. else
  1034. bank->suspend_wakeup &= ~(1 << gpio);
  1035. spin_unlock_irqrestore(&bank->lock, flags);
  1036. return 0;
  1037. #endif
  1038. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1039. defined(CONFIG_ARCH_OMAP4)
  1040. case METHOD_GPIO_24XX:
  1041. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1042. printk(KERN_ERR "Unable to modify wakeup on "
  1043. "non-wakeup GPIO%d\n",
  1044. (bank - gpio_bank) * 32 + gpio);
  1045. return -EINVAL;
  1046. }
  1047. spin_lock_irqsave(&bank->lock, flags);
  1048. if (enable)
  1049. bank->suspend_wakeup |= (1 << gpio);
  1050. else
  1051. bank->suspend_wakeup &= ~(1 << gpio);
  1052. spin_unlock_irqrestore(&bank->lock, flags);
  1053. return 0;
  1054. #endif
  1055. default:
  1056. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1057. bank->method);
  1058. return -EINVAL;
  1059. }
  1060. }
  1061. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1062. {
  1063. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1064. _set_gpio_irqenable(bank, gpio, 0);
  1065. _clear_gpio_irqstatus(bank, gpio);
  1066. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1067. }
  1068. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1069. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1070. {
  1071. unsigned int gpio = irq - IH_GPIO_BASE;
  1072. struct gpio_bank *bank;
  1073. int retval;
  1074. if (check_gpio(gpio) < 0)
  1075. return -ENODEV;
  1076. bank = get_irq_chip_data(irq);
  1077. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1078. return retval;
  1079. }
  1080. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1081. {
  1082. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1083. unsigned long flags;
  1084. spin_lock_irqsave(&bank->lock, flags);
  1085. /* Set trigger to none. You need to enable the desired trigger with
  1086. * request_irq() or set_irq_type().
  1087. */
  1088. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1089. #ifdef CONFIG_ARCH_OMAP15XX
  1090. if (bank->method == METHOD_GPIO_1510) {
  1091. void __iomem *reg;
  1092. /* Claim the pin for MPU */
  1093. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1094. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1095. }
  1096. #endif
  1097. spin_unlock_irqrestore(&bank->lock, flags);
  1098. return 0;
  1099. }
  1100. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1101. {
  1102. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1103. unsigned long flags;
  1104. spin_lock_irqsave(&bank->lock, flags);
  1105. #ifdef CONFIG_ARCH_OMAP16XX
  1106. if (bank->method == METHOD_GPIO_1610) {
  1107. /* Disable wake-up during idle for dynamic tick */
  1108. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1109. __raw_writel(1 << offset, reg);
  1110. }
  1111. #endif
  1112. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1113. defined(CONFIG_ARCH_OMAP4)
  1114. if (bank->method == METHOD_GPIO_24XX) {
  1115. /* Disable wake-up during idle for dynamic tick */
  1116. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1117. __raw_writel(1 << offset, reg);
  1118. }
  1119. #endif
  1120. _reset_gpio(bank, bank->chip.base + offset);
  1121. spin_unlock_irqrestore(&bank->lock, flags);
  1122. }
  1123. /*
  1124. * We need to unmask the GPIO bank interrupt as soon as possible to
  1125. * avoid missing GPIO interrupts for other lines in the bank.
  1126. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1127. * in the bank to avoid missing nested interrupts for a GPIO line.
  1128. * If we wait to unmask individual GPIO lines in the bank after the
  1129. * line's interrupt handler has been run, we may miss some nested
  1130. * interrupts.
  1131. */
  1132. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1133. {
  1134. void __iomem *isr_reg = NULL;
  1135. u32 isr;
  1136. unsigned int gpio_irq;
  1137. struct gpio_bank *bank;
  1138. u32 retrigger = 0;
  1139. int unmasked = 0;
  1140. desc->chip->ack(irq);
  1141. bank = get_irq_data(irq);
  1142. #ifdef CONFIG_ARCH_OMAP1
  1143. if (bank->method == METHOD_MPUIO)
  1144. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1145. #endif
  1146. #ifdef CONFIG_ARCH_OMAP15XX
  1147. if (bank->method == METHOD_GPIO_1510)
  1148. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1149. #endif
  1150. #if defined(CONFIG_ARCH_OMAP16XX)
  1151. if (bank->method == METHOD_GPIO_1610)
  1152. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1153. #endif
  1154. #ifdef CONFIG_ARCH_OMAP730
  1155. if (bank->method == METHOD_GPIO_730)
  1156. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  1157. #endif
  1158. #ifdef CONFIG_ARCH_OMAP850
  1159. if (bank->method == METHOD_GPIO_850)
  1160. isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
  1161. #endif
  1162. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1163. if (bank->method == METHOD_GPIO_24XX)
  1164. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1165. #endif
  1166. #if defined(CONFIG_ARCH_OMAP4)
  1167. if (bank->method == METHOD_GPIO_24XX)
  1168. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1169. #endif
  1170. while(1) {
  1171. u32 isr_saved, level_mask = 0;
  1172. u32 enabled;
  1173. enabled = _get_gpio_irqbank_mask(bank);
  1174. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1175. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1176. isr &= 0x0000ffff;
  1177. if (cpu_class_is_omap2()) {
  1178. level_mask = bank->level_mask & enabled;
  1179. }
  1180. /* clear edge sensitive interrupts before handler(s) are
  1181. called so that we don't miss any interrupt occurred while
  1182. executing them */
  1183. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1184. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1185. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1186. /* if there is only edge sensitive GPIO pin interrupts
  1187. configured, we could unmask GPIO bank interrupt immediately */
  1188. if (!level_mask && !unmasked) {
  1189. unmasked = 1;
  1190. desc->chip->unmask(irq);
  1191. }
  1192. isr |= retrigger;
  1193. retrigger = 0;
  1194. if (!isr)
  1195. break;
  1196. gpio_irq = bank->virtual_irq_start;
  1197. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1198. if (!(isr & 1))
  1199. continue;
  1200. generic_handle_irq(gpio_irq);
  1201. }
  1202. }
  1203. /* if bank has any level sensitive GPIO pin interrupt
  1204. configured, we must unmask the bank interrupt only after
  1205. handler(s) are executed in order to avoid spurious bank
  1206. interrupt */
  1207. if (!unmasked)
  1208. desc->chip->unmask(irq);
  1209. }
  1210. static void gpio_irq_shutdown(unsigned int irq)
  1211. {
  1212. unsigned int gpio = irq - IH_GPIO_BASE;
  1213. struct gpio_bank *bank = get_irq_chip_data(irq);
  1214. _reset_gpio(bank, gpio);
  1215. }
  1216. static void gpio_ack_irq(unsigned int irq)
  1217. {
  1218. unsigned int gpio = irq - IH_GPIO_BASE;
  1219. struct gpio_bank *bank = get_irq_chip_data(irq);
  1220. _clear_gpio_irqstatus(bank, gpio);
  1221. }
  1222. static void gpio_mask_irq(unsigned int irq)
  1223. {
  1224. unsigned int gpio = irq - IH_GPIO_BASE;
  1225. struct gpio_bank *bank = get_irq_chip_data(irq);
  1226. _set_gpio_irqenable(bank, gpio, 0);
  1227. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1228. }
  1229. static void gpio_unmask_irq(unsigned int irq)
  1230. {
  1231. unsigned int gpio = irq - IH_GPIO_BASE;
  1232. struct gpio_bank *bank = get_irq_chip_data(irq);
  1233. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1234. struct irq_desc *desc = irq_to_desc(irq);
  1235. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1236. if (trigger)
  1237. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1238. /* For level-triggered GPIOs, the clearing must be done after
  1239. * the HW source is cleared, thus after the handler has run */
  1240. if (bank->level_mask & irq_mask) {
  1241. _set_gpio_irqenable(bank, gpio, 0);
  1242. _clear_gpio_irqstatus(bank, gpio);
  1243. }
  1244. _set_gpio_irqenable(bank, gpio, 1);
  1245. }
  1246. static struct irq_chip gpio_irq_chip = {
  1247. .name = "GPIO",
  1248. .shutdown = gpio_irq_shutdown,
  1249. .ack = gpio_ack_irq,
  1250. .mask = gpio_mask_irq,
  1251. .unmask = gpio_unmask_irq,
  1252. .set_type = gpio_irq_type,
  1253. .set_wake = gpio_wake_enable,
  1254. };
  1255. /*---------------------------------------------------------------------*/
  1256. #ifdef CONFIG_ARCH_OMAP1
  1257. /* MPUIO uses the always-on 32k clock */
  1258. static void mpuio_ack_irq(unsigned int irq)
  1259. {
  1260. /* The ISR is reset automatically, so do nothing here. */
  1261. }
  1262. static void mpuio_mask_irq(unsigned int irq)
  1263. {
  1264. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1265. struct gpio_bank *bank = get_irq_chip_data(irq);
  1266. _set_gpio_irqenable(bank, gpio, 0);
  1267. }
  1268. static void mpuio_unmask_irq(unsigned int irq)
  1269. {
  1270. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1271. struct gpio_bank *bank = get_irq_chip_data(irq);
  1272. _set_gpio_irqenable(bank, gpio, 1);
  1273. }
  1274. static struct irq_chip mpuio_irq_chip = {
  1275. .name = "MPUIO",
  1276. .ack = mpuio_ack_irq,
  1277. .mask = mpuio_mask_irq,
  1278. .unmask = mpuio_unmask_irq,
  1279. .set_type = gpio_irq_type,
  1280. #ifdef CONFIG_ARCH_OMAP16XX
  1281. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1282. .set_wake = gpio_wake_enable,
  1283. #endif
  1284. };
  1285. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1286. #ifdef CONFIG_ARCH_OMAP16XX
  1287. #include <linux/platform_device.h>
  1288. static int omap_mpuio_suspend_noirq(struct device *dev)
  1289. {
  1290. struct platform_device *pdev = to_platform_device(dev);
  1291. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1292. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1293. unsigned long flags;
  1294. spin_lock_irqsave(&bank->lock, flags);
  1295. bank->saved_wakeup = __raw_readl(mask_reg);
  1296. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1297. spin_unlock_irqrestore(&bank->lock, flags);
  1298. return 0;
  1299. }
  1300. static int omap_mpuio_resume_noirq(struct device *dev)
  1301. {
  1302. struct platform_device *pdev = to_platform_device(dev);
  1303. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1304. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1305. unsigned long flags;
  1306. spin_lock_irqsave(&bank->lock, flags);
  1307. __raw_writel(bank->saved_wakeup, mask_reg);
  1308. spin_unlock_irqrestore(&bank->lock, flags);
  1309. return 0;
  1310. }
  1311. static struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1312. .suspend_noirq = omap_mpuio_suspend_noirq,
  1313. .resume_noirq = omap_mpuio_resume_noirq,
  1314. };
  1315. /* use platform_driver for this, now that there's no longer any
  1316. * point to sys_device (other than not disturbing old code).
  1317. */
  1318. static struct platform_driver omap_mpuio_driver = {
  1319. .driver = {
  1320. .name = "mpuio",
  1321. .pm = &omap_mpuio_dev_pm_ops,
  1322. },
  1323. };
  1324. static struct platform_device omap_mpuio_device = {
  1325. .name = "mpuio",
  1326. .id = -1,
  1327. .dev = {
  1328. .driver = &omap_mpuio_driver.driver,
  1329. }
  1330. /* could list the /proc/iomem resources */
  1331. };
  1332. static inline void mpuio_init(void)
  1333. {
  1334. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1335. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1336. (void) platform_device_register(&omap_mpuio_device);
  1337. }
  1338. #else
  1339. static inline void mpuio_init(void) {}
  1340. #endif /* 16xx */
  1341. #else
  1342. extern struct irq_chip mpuio_irq_chip;
  1343. #define bank_is_mpuio(bank) 0
  1344. static inline void mpuio_init(void) {}
  1345. #endif
  1346. /*---------------------------------------------------------------------*/
  1347. /* REVISIT these are stupid implementations! replace by ones that
  1348. * don't switch on METHOD_* and which mostly avoid spinlocks
  1349. */
  1350. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1351. {
  1352. struct gpio_bank *bank;
  1353. unsigned long flags;
  1354. bank = container_of(chip, struct gpio_bank, chip);
  1355. spin_lock_irqsave(&bank->lock, flags);
  1356. _set_gpio_direction(bank, offset, 1);
  1357. spin_unlock_irqrestore(&bank->lock, flags);
  1358. return 0;
  1359. }
  1360. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1361. {
  1362. void __iomem *reg = bank->base;
  1363. switch (bank->method) {
  1364. case METHOD_MPUIO:
  1365. reg += OMAP_MPUIO_IO_CNTL;
  1366. break;
  1367. case METHOD_GPIO_1510:
  1368. reg += OMAP1510_GPIO_DIR_CONTROL;
  1369. break;
  1370. case METHOD_GPIO_1610:
  1371. reg += OMAP1610_GPIO_DIRECTION;
  1372. break;
  1373. case METHOD_GPIO_730:
  1374. reg += OMAP730_GPIO_DIR_CONTROL;
  1375. break;
  1376. case METHOD_GPIO_850:
  1377. reg += OMAP850_GPIO_DIR_CONTROL;
  1378. break;
  1379. case METHOD_GPIO_24XX:
  1380. reg += OMAP24XX_GPIO_OE;
  1381. break;
  1382. }
  1383. return __raw_readl(reg) & mask;
  1384. }
  1385. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1386. {
  1387. struct gpio_bank *bank;
  1388. void __iomem *reg;
  1389. int gpio;
  1390. u32 mask;
  1391. gpio = chip->base + offset;
  1392. bank = get_gpio_bank(gpio);
  1393. reg = bank->base;
  1394. mask = 1 << get_gpio_index(gpio);
  1395. if (gpio_is_input(bank, mask))
  1396. return _get_gpio_datain(bank, gpio);
  1397. else
  1398. return _get_gpio_dataout(bank, gpio);
  1399. }
  1400. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1401. {
  1402. struct gpio_bank *bank;
  1403. unsigned long flags;
  1404. bank = container_of(chip, struct gpio_bank, chip);
  1405. spin_lock_irqsave(&bank->lock, flags);
  1406. _set_gpio_dataout(bank, offset, value);
  1407. _set_gpio_direction(bank, offset, 0);
  1408. spin_unlock_irqrestore(&bank->lock, flags);
  1409. return 0;
  1410. }
  1411. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1412. {
  1413. struct gpio_bank *bank;
  1414. unsigned long flags;
  1415. bank = container_of(chip, struct gpio_bank, chip);
  1416. spin_lock_irqsave(&bank->lock, flags);
  1417. _set_gpio_dataout(bank, offset, value);
  1418. spin_unlock_irqrestore(&bank->lock, flags);
  1419. }
  1420. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1421. {
  1422. struct gpio_bank *bank;
  1423. bank = container_of(chip, struct gpio_bank, chip);
  1424. return bank->virtual_irq_start + offset;
  1425. }
  1426. /*---------------------------------------------------------------------*/
  1427. static int initialized;
  1428. #if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
  1429. static struct clk * gpio_ick;
  1430. #endif
  1431. #if defined(CONFIG_ARCH_OMAP2)
  1432. static struct clk * gpio_fck;
  1433. #endif
  1434. #if defined(CONFIG_ARCH_OMAP2430)
  1435. static struct clk * gpio5_ick;
  1436. static struct clk * gpio5_fck;
  1437. #endif
  1438. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1439. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1440. #endif
  1441. /* This lock class tells lockdep that GPIO irqs are in a different
  1442. * category than their parents, so it won't report false recursion.
  1443. */
  1444. static struct lock_class_key gpio_lock_class;
  1445. static int __init _omap_gpio_init(void)
  1446. {
  1447. int i;
  1448. int gpio = 0;
  1449. struct gpio_bank *bank;
  1450. char clk_name[11];
  1451. initialized = 1;
  1452. #if defined(CONFIG_ARCH_OMAP1)
  1453. if (cpu_is_omap15xx()) {
  1454. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1455. if (IS_ERR(gpio_ick))
  1456. printk("Could not get arm_gpio_ck\n");
  1457. else
  1458. clk_enable(gpio_ick);
  1459. }
  1460. #endif
  1461. #if defined(CONFIG_ARCH_OMAP2)
  1462. if (cpu_class_is_omap2()) {
  1463. gpio_ick = clk_get(NULL, "gpios_ick");
  1464. if (IS_ERR(gpio_ick))
  1465. printk("Could not get gpios_ick\n");
  1466. else
  1467. clk_enable(gpio_ick);
  1468. gpio_fck = clk_get(NULL, "gpios_fck");
  1469. if (IS_ERR(gpio_fck))
  1470. printk("Could not get gpios_fck\n");
  1471. else
  1472. clk_enable(gpio_fck);
  1473. /*
  1474. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1475. */
  1476. #if defined(CONFIG_ARCH_OMAP2430)
  1477. if (cpu_is_omap2430()) {
  1478. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1479. if (IS_ERR(gpio5_ick))
  1480. printk("Could not get gpio5_ick\n");
  1481. else
  1482. clk_enable(gpio5_ick);
  1483. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1484. if (IS_ERR(gpio5_fck))
  1485. printk("Could not get gpio5_fck\n");
  1486. else
  1487. clk_enable(gpio5_fck);
  1488. }
  1489. #endif
  1490. }
  1491. #endif
  1492. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1493. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1494. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1495. sprintf(clk_name, "gpio%d_ick", i + 1);
  1496. gpio_iclks[i] = clk_get(NULL, clk_name);
  1497. if (IS_ERR(gpio_iclks[i]))
  1498. printk(KERN_ERR "Could not get %s\n", clk_name);
  1499. else
  1500. clk_enable(gpio_iclks[i]);
  1501. }
  1502. }
  1503. #endif
  1504. #ifdef CONFIG_ARCH_OMAP15XX
  1505. if (cpu_is_omap15xx()) {
  1506. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1507. gpio_bank_count = 2;
  1508. gpio_bank = gpio_bank_1510;
  1509. }
  1510. #endif
  1511. #if defined(CONFIG_ARCH_OMAP16XX)
  1512. if (cpu_is_omap16xx()) {
  1513. u32 rev;
  1514. gpio_bank_count = 5;
  1515. gpio_bank = gpio_bank_1610;
  1516. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1517. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1518. (rev >> 4) & 0x0f, rev & 0x0f);
  1519. }
  1520. #endif
  1521. #ifdef CONFIG_ARCH_OMAP730
  1522. if (cpu_is_omap730()) {
  1523. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1524. gpio_bank_count = 7;
  1525. gpio_bank = gpio_bank_730;
  1526. }
  1527. #endif
  1528. #ifdef CONFIG_ARCH_OMAP850
  1529. if (cpu_is_omap850()) {
  1530. printk(KERN_INFO "OMAP850 GPIO hardware\n");
  1531. gpio_bank_count = 7;
  1532. gpio_bank = gpio_bank_850;
  1533. }
  1534. #endif
  1535. #ifdef CONFIG_ARCH_OMAP24XX
  1536. if (cpu_is_omap242x()) {
  1537. int rev;
  1538. gpio_bank_count = 4;
  1539. gpio_bank = gpio_bank_242x;
  1540. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1541. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1542. (rev >> 4) & 0x0f, rev & 0x0f);
  1543. }
  1544. if (cpu_is_omap243x()) {
  1545. int rev;
  1546. gpio_bank_count = 5;
  1547. gpio_bank = gpio_bank_243x;
  1548. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1549. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1550. (rev >> 4) & 0x0f, rev & 0x0f);
  1551. }
  1552. #endif
  1553. #ifdef CONFIG_ARCH_OMAP34XX
  1554. if (cpu_is_omap34xx()) {
  1555. int rev;
  1556. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1557. gpio_bank = gpio_bank_34xx;
  1558. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1559. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1560. (rev >> 4) & 0x0f, rev & 0x0f);
  1561. }
  1562. #endif
  1563. #ifdef CONFIG_ARCH_OMAP4
  1564. if (cpu_is_omap44xx()) {
  1565. int rev;
  1566. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1567. gpio_bank = gpio_bank_44xx;
  1568. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1569. printk(KERN_INFO "OMAP44xx GPIO hardware version %d.%d\n",
  1570. (rev >> 4) & 0x0f, rev & 0x0f);
  1571. }
  1572. #endif
  1573. for (i = 0; i < gpio_bank_count; i++) {
  1574. int j, gpio_count = 16;
  1575. bank = &gpio_bank[i];
  1576. spin_lock_init(&bank->lock);
  1577. if (bank_is_mpuio(bank))
  1578. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1579. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1580. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1581. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1582. }
  1583. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1584. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1585. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1586. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1587. }
  1588. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
  1589. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1590. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1591. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1592. }
  1593. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1594. defined(CONFIG_ARCH_OMAP4)
  1595. if (bank->method == METHOD_GPIO_24XX) {
  1596. static const u32 non_wakeup_gpios[] = {
  1597. 0xe203ffc0, 0x08700040
  1598. };
  1599. if (cpu_is_omap44xx()) {
  1600. __raw_writel(0xffffffff, bank->base +
  1601. OMAP4_GPIO_IRQSTATUSCLR0);
  1602. __raw_writew(0x0015, bank->base +
  1603. OMAP4_GPIO_SYSCONFIG);
  1604. __raw_writel(0x00000000, bank->base +
  1605. OMAP4_GPIO_DEBOUNCENABLE);
  1606. /* Initialize interface clock ungated, module enabled */
  1607. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1608. } else {
  1609. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1610. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1611. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1612. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
  1613. /* Initialize interface clock ungated, module enabled */
  1614. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1615. }
  1616. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1617. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1618. gpio_count = 32;
  1619. }
  1620. #endif
  1621. /* REVISIT eventually switch from OMAP-specific gpio structs
  1622. * over to the generic ones
  1623. */
  1624. bank->chip.request = omap_gpio_request;
  1625. bank->chip.free = omap_gpio_free;
  1626. bank->chip.direction_input = gpio_input;
  1627. bank->chip.get = gpio_get;
  1628. bank->chip.direction_output = gpio_output;
  1629. bank->chip.set = gpio_set;
  1630. bank->chip.to_irq = gpio_2irq;
  1631. if (bank_is_mpuio(bank)) {
  1632. bank->chip.label = "mpuio";
  1633. #ifdef CONFIG_ARCH_OMAP16XX
  1634. bank->chip.dev = &omap_mpuio_device.dev;
  1635. #endif
  1636. bank->chip.base = OMAP_MPUIO(0);
  1637. } else {
  1638. bank->chip.label = "gpio";
  1639. bank->chip.base = gpio;
  1640. gpio += gpio_count;
  1641. }
  1642. bank->chip.ngpio = gpio_count;
  1643. gpiochip_add(&bank->chip);
  1644. for (j = bank->virtual_irq_start;
  1645. j < bank->virtual_irq_start + gpio_count; j++) {
  1646. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1647. set_irq_chip_data(j, bank);
  1648. if (bank_is_mpuio(bank))
  1649. set_irq_chip(j, &mpuio_irq_chip);
  1650. else
  1651. set_irq_chip(j, &gpio_irq_chip);
  1652. set_irq_handler(j, handle_simple_irq);
  1653. set_irq_flags(j, IRQF_VALID);
  1654. }
  1655. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1656. set_irq_data(bank->irq, bank);
  1657. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1658. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1659. bank->dbck = clk_get(NULL, clk_name);
  1660. if (IS_ERR(bank->dbck))
  1661. printk(KERN_ERR "Could not get %s\n", clk_name);
  1662. }
  1663. }
  1664. /* Enable system clock for GPIO module.
  1665. * The CAM_CLK_CTRL *is* really the right place. */
  1666. if (cpu_is_omap16xx())
  1667. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1668. /* Enable autoidle for the OCP interface */
  1669. if (cpu_is_omap24xx())
  1670. omap_writel(1 << 0, 0x48019010);
  1671. if (cpu_is_omap34xx())
  1672. omap_writel(1 << 0, 0x48306814);
  1673. return 0;
  1674. }
  1675. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1676. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1677. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1678. {
  1679. int i;
  1680. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1681. return 0;
  1682. for (i = 0; i < gpio_bank_count; i++) {
  1683. struct gpio_bank *bank = &gpio_bank[i];
  1684. void __iomem *wake_status;
  1685. void __iomem *wake_clear;
  1686. void __iomem *wake_set;
  1687. unsigned long flags;
  1688. switch (bank->method) {
  1689. #ifdef CONFIG_ARCH_OMAP16XX
  1690. case METHOD_GPIO_1610:
  1691. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1692. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1693. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1694. break;
  1695. #endif
  1696. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1697. case METHOD_GPIO_24XX:
  1698. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1699. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1700. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1701. break;
  1702. #endif
  1703. #ifdef CONFIG_ARCH_OMAP4
  1704. case METHOD_GPIO_24XX:
  1705. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1706. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1707. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1708. break;
  1709. #endif
  1710. default:
  1711. continue;
  1712. }
  1713. spin_lock_irqsave(&bank->lock, flags);
  1714. bank->saved_wakeup = __raw_readl(wake_status);
  1715. __raw_writel(0xffffffff, wake_clear);
  1716. __raw_writel(bank->suspend_wakeup, wake_set);
  1717. spin_unlock_irqrestore(&bank->lock, flags);
  1718. }
  1719. return 0;
  1720. }
  1721. static int omap_gpio_resume(struct sys_device *dev)
  1722. {
  1723. int i;
  1724. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1725. return 0;
  1726. for (i = 0; i < gpio_bank_count; i++) {
  1727. struct gpio_bank *bank = &gpio_bank[i];
  1728. void __iomem *wake_clear;
  1729. void __iomem *wake_set;
  1730. unsigned long flags;
  1731. switch (bank->method) {
  1732. #ifdef CONFIG_ARCH_OMAP16XX
  1733. case METHOD_GPIO_1610:
  1734. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1735. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1736. break;
  1737. #endif
  1738. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1739. case METHOD_GPIO_24XX:
  1740. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1741. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1742. break;
  1743. #endif
  1744. #ifdef CONFIG_ARCH_OMAP4
  1745. case METHOD_GPIO_24XX:
  1746. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1747. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1748. break;
  1749. #endif
  1750. default:
  1751. continue;
  1752. }
  1753. spin_lock_irqsave(&bank->lock, flags);
  1754. __raw_writel(0xffffffff, wake_clear);
  1755. __raw_writel(bank->saved_wakeup, wake_set);
  1756. spin_unlock_irqrestore(&bank->lock, flags);
  1757. }
  1758. return 0;
  1759. }
  1760. static struct sysdev_class omap_gpio_sysclass = {
  1761. .name = "gpio",
  1762. .suspend = omap_gpio_suspend,
  1763. .resume = omap_gpio_resume,
  1764. };
  1765. static struct sys_device omap_gpio_device = {
  1766. .id = 0,
  1767. .cls = &omap_gpio_sysclass,
  1768. };
  1769. #endif
  1770. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1771. defined(CONFIG_ARCH_OMAP4)
  1772. static int workaround_enabled;
  1773. void omap2_gpio_prepare_for_retention(void)
  1774. {
  1775. int i, c = 0;
  1776. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1777. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1778. for (i = 0; i < gpio_bank_count; i++) {
  1779. struct gpio_bank *bank = &gpio_bank[i];
  1780. u32 l1, l2;
  1781. if (!(bank->enabled_non_wakeup_gpios))
  1782. continue;
  1783. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1784. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1785. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1786. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1787. #endif
  1788. #ifdef CONFIG_ARCH_OMAP4
  1789. bank->saved_datain = __raw_readl(bank->base +
  1790. OMAP4_GPIO_DATAIN);
  1791. l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
  1792. l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
  1793. #endif
  1794. bank->saved_fallingdetect = l1;
  1795. bank->saved_risingdetect = l2;
  1796. l1 &= ~bank->enabled_non_wakeup_gpios;
  1797. l2 &= ~bank->enabled_non_wakeup_gpios;
  1798. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1799. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1800. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1801. #endif
  1802. #ifdef CONFIG_ARCH_OMAP4
  1803. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1804. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1805. #endif
  1806. c++;
  1807. }
  1808. if (!c) {
  1809. workaround_enabled = 0;
  1810. return;
  1811. }
  1812. workaround_enabled = 1;
  1813. }
  1814. void omap2_gpio_resume_after_retention(void)
  1815. {
  1816. int i;
  1817. if (!workaround_enabled)
  1818. return;
  1819. for (i = 0; i < gpio_bank_count; i++) {
  1820. struct gpio_bank *bank = &gpio_bank[i];
  1821. u32 l, gen, gen0, gen1;
  1822. if (!(bank->enabled_non_wakeup_gpios))
  1823. continue;
  1824. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1825. __raw_writel(bank->saved_fallingdetect,
  1826. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1827. __raw_writel(bank->saved_risingdetect,
  1828. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1829. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1830. #endif
  1831. #ifdef CONFIG_ARCH_OMAP4
  1832. __raw_writel(bank->saved_fallingdetect,
  1833. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1834. __raw_writel(bank->saved_risingdetect,
  1835. bank->base + OMAP4_GPIO_RISINGDETECT);
  1836. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1837. #endif
  1838. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1839. * state. If so, generate an IRQ by software. This is
  1840. * horribly racy, but it's the best we can do to work around
  1841. * this silicon bug. */
  1842. l ^= bank->saved_datain;
  1843. l &= bank->non_wakeup_gpios;
  1844. /*
  1845. * No need to generate IRQs for the rising edge for gpio IRQs
  1846. * configured with falling edge only; and vice versa.
  1847. */
  1848. gen0 = l & bank->saved_fallingdetect;
  1849. gen0 &= bank->saved_datain;
  1850. gen1 = l & bank->saved_risingdetect;
  1851. gen1 &= ~(bank->saved_datain);
  1852. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1853. gen = l & (~(bank->saved_fallingdetect) &
  1854. ~(bank->saved_risingdetect));
  1855. /* Consider all GPIO IRQs needed to be updated */
  1856. gen |= gen0 | gen1;
  1857. if (gen) {
  1858. u32 old0, old1;
  1859. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1860. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1861. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1862. __raw_writel(old0 | gen, bank->base +
  1863. OMAP24XX_GPIO_LEVELDETECT0);
  1864. __raw_writel(old1 | gen, bank->base +
  1865. OMAP24XX_GPIO_LEVELDETECT1);
  1866. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1867. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1868. #endif
  1869. #ifdef CONFIG_ARCH_OMAP4
  1870. old0 = __raw_readl(bank->base +
  1871. OMAP4_GPIO_LEVELDETECT0);
  1872. old1 = __raw_readl(bank->base +
  1873. OMAP4_GPIO_LEVELDETECT1);
  1874. __raw_writel(old0 | l, bank->base +
  1875. OMAP4_GPIO_LEVELDETECT0);
  1876. __raw_writel(old1 | l, bank->base +
  1877. OMAP4_GPIO_LEVELDETECT1);
  1878. __raw_writel(old0, bank->base +
  1879. OMAP4_GPIO_LEVELDETECT0);
  1880. __raw_writel(old1, bank->base +
  1881. OMAP4_GPIO_LEVELDETECT1);
  1882. #endif
  1883. }
  1884. }
  1885. }
  1886. #endif
  1887. /*
  1888. * This may get called early from board specific init
  1889. * for boards that have interrupts routed via FPGA.
  1890. */
  1891. int __init omap_gpio_init(void)
  1892. {
  1893. if (!initialized)
  1894. return _omap_gpio_init();
  1895. else
  1896. return 0;
  1897. }
  1898. static int __init omap_gpio_sysinit(void)
  1899. {
  1900. int ret = 0;
  1901. if (!initialized)
  1902. ret = _omap_gpio_init();
  1903. mpuio_init();
  1904. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1905. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1906. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1907. if (ret == 0) {
  1908. ret = sysdev_class_register(&omap_gpio_sysclass);
  1909. if (ret == 0)
  1910. ret = sysdev_register(&omap_gpio_device);
  1911. }
  1912. }
  1913. #endif
  1914. return ret;
  1915. }
  1916. arch_initcall(omap_gpio_sysinit);
  1917. #ifdef CONFIG_DEBUG_FS
  1918. #include <linux/debugfs.h>
  1919. #include <linux/seq_file.h>
  1920. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1921. {
  1922. unsigned i, j, gpio;
  1923. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1924. struct gpio_bank *bank = gpio_bank + i;
  1925. unsigned bankwidth = 16;
  1926. u32 mask = 1;
  1927. if (bank_is_mpuio(bank))
  1928. gpio = OMAP_MPUIO(0);
  1929. else if (cpu_class_is_omap2() || cpu_is_omap730() ||
  1930. cpu_is_omap850())
  1931. bankwidth = 32;
  1932. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1933. unsigned irq, value, is_in, irqstat;
  1934. const char *label;
  1935. label = gpiochip_is_requested(&bank->chip, j);
  1936. if (!label)
  1937. continue;
  1938. irq = bank->virtual_irq_start + j;
  1939. value = gpio_get_value(gpio);
  1940. is_in = gpio_is_input(bank, mask);
  1941. if (bank_is_mpuio(bank))
  1942. seq_printf(s, "MPUIO %2d ", j);
  1943. else
  1944. seq_printf(s, "GPIO %3d ", gpio);
  1945. seq_printf(s, "(%-20.20s): %s %s",
  1946. label,
  1947. is_in ? "in " : "out",
  1948. value ? "hi" : "lo");
  1949. /* FIXME for at least omap2, show pullup/pulldown state */
  1950. irqstat = irq_desc[irq].status;
  1951. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1952. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1953. if (is_in && ((bank->suspend_wakeup & mask)
  1954. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1955. char *trigger = NULL;
  1956. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1957. case IRQ_TYPE_EDGE_FALLING:
  1958. trigger = "falling";
  1959. break;
  1960. case IRQ_TYPE_EDGE_RISING:
  1961. trigger = "rising";
  1962. break;
  1963. case IRQ_TYPE_EDGE_BOTH:
  1964. trigger = "bothedge";
  1965. break;
  1966. case IRQ_TYPE_LEVEL_LOW:
  1967. trigger = "low";
  1968. break;
  1969. case IRQ_TYPE_LEVEL_HIGH:
  1970. trigger = "high";
  1971. break;
  1972. case IRQ_TYPE_NONE:
  1973. trigger = "(?)";
  1974. break;
  1975. }
  1976. seq_printf(s, ", irq-%d %-8s%s",
  1977. irq, trigger,
  1978. (bank->suspend_wakeup & mask)
  1979. ? " wakeup" : "");
  1980. }
  1981. #endif
  1982. seq_printf(s, "\n");
  1983. }
  1984. if (bank_is_mpuio(bank)) {
  1985. seq_printf(s, "\n");
  1986. gpio = 0;
  1987. }
  1988. }
  1989. return 0;
  1990. }
  1991. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1992. {
  1993. return single_open(file, dbg_gpio_show, &inode->i_private);
  1994. }
  1995. static const struct file_operations debug_fops = {
  1996. .open = dbg_gpio_open,
  1997. .read = seq_read,
  1998. .llseek = seq_lseek,
  1999. .release = single_release,
  2000. };
  2001. static int __init omap_gpio_debuginit(void)
  2002. {
  2003. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  2004. NULL, NULL, &debug_fops);
  2005. return 0;
  2006. }
  2007. late_initcall(omap_gpio_debuginit);
  2008. #endif