system.c 2.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. /*
  2. * Copyright (C) 1999 ARM Limited
  3. * Copyright (C) 2000 Deep Blue Solutions Ltd
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  6. * Copyright 2009 Ilya Yanok, Emcraft Systems Ltd, yanok@emcraft.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <mach/hardware.h>
  28. #include <mach/common.h>
  29. #include <asm/proc-fns.h>
  30. #include <asm/system.h>
  31. static void __iomem *wdog_base;
  32. /*
  33. * Reset the system. It is called by machine_restart().
  34. */
  35. void arch_reset(char mode, const char *cmd)
  36. {
  37. unsigned int wcr_enable;
  38. #ifdef CONFIG_ARCH_MXC91231
  39. if (cpu_is_mxc91231()) {
  40. mxc91231_arch_reset(mode, cmd);
  41. return;
  42. }
  43. #endif
  44. if (cpu_is_mx1()) {
  45. wcr_enable = (1 << 0);
  46. } else {
  47. struct clk *clk;
  48. clk = clk_get_sys("imx-wdt.0", NULL);
  49. if (!IS_ERR(clk))
  50. clk_enable(clk);
  51. wcr_enable = (1 << 2);
  52. }
  53. /* Assert SRS signal */
  54. __raw_writew(wcr_enable, wdog_base);
  55. /* wait for reset to assert... */
  56. mdelay(500);
  57. printk(KERN_ERR "Watchdog reset failed to assert reset\n");
  58. /* delay to allow the serial port to show the message */
  59. mdelay(50);
  60. /* we'll take a jump through zero as a poor second */
  61. cpu_reset(0);
  62. }
  63. void mxc_arch_reset_init(void __iomem *base)
  64. {
  65. wdog_base = base;
  66. }