uncompress.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * arch/arm/plat-mxc/include/mach/uncompress.h
  3. *
  4. *
  5. *
  6. * Copyright (C) 1999 ARM Limited
  7. * Copyright (C) Shane Nay (shane@minirl.com)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #ifndef __ASM_ARCH_MXC_UNCOMPRESS_H__
  24. #define __ASM_ARCH_MXC_UNCOMPRESS_H__
  25. #define __MXC_BOOT_UNCOMPRESS
  26. #include <mach/hardware.h>
  27. #include <asm/mach-types.h>
  28. static unsigned long uart_base;
  29. #define UART(x) (*(volatile unsigned long *)(uart_base + (x)))
  30. #define USR2 0x98
  31. #define USR2_TXFE (1<<14)
  32. #define TXR 0x40
  33. #define UCR1 0x80
  34. #define UCR1_UARTEN 1
  35. /*
  36. * The following code assumes the serial port has already been
  37. * initialized by the bootloader. We search for the first enabled
  38. * port in the most probable order. If you didn't setup a port in
  39. * your bootloader then nothing will appear (which might be desired).
  40. *
  41. * This does not append a newline
  42. */
  43. static void putc(int ch)
  44. {
  45. if (!uart_base)
  46. return;
  47. if (!(UART(UCR1) & UCR1_UARTEN))
  48. return;
  49. while (!(UART(USR2) & USR2_TXFE))
  50. barrier();
  51. UART(TXR) = ch;
  52. }
  53. #define flush() do { } while (0)
  54. #define MX1_UART1_BASE_ADDR 0x00206000
  55. #define MX25_UART1_BASE_ADDR 0x43f90000
  56. #define MX2X_UART1_BASE_ADDR 0x1000a000
  57. #define MX3X_UART1_BASE_ADDR 0x43F90000
  58. #define MX3X_UART2_BASE_ADDR 0x43F94000
  59. static __inline__ void __arch_decomp_setup(unsigned long arch_id)
  60. {
  61. switch (arch_id) {
  62. case MACH_TYPE_MX1ADS:
  63. case MACH_TYPE_SCB9328:
  64. uart_base = MX1_UART1_BASE_ADDR;
  65. break;
  66. case MACH_TYPE_MX25_3DS:
  67. uart_base = MX25_UART1_BASE_ADDR;
  68. break;
  69. case MACH_TYPE_IMX27LITE:
  70. case MACH_TYPE_MX27_3DS:
  71. case MACH_TYPE_MX27ADS:
  72. case MACH_TYPE_PCM038:
  73. case MACH_TYPE_MX21ADS:
  74. uart_base = MX2X_UART1_BASE_ADDR;
  75. break;
  76. case MACH_TYPE_MX31LITE:
  77. case MACH_TYPE_ARMADILLO5X0:
  78. case MACH_TYPE_MX31MOBOARD:
  79. case MACH_TYPE_QONG:
  80. case MACH_TYPE_MX31_3DS:
  81. case MACH_TYPE_PCM037:
  82. case MACH_TYPE_MX31ADS:
  83. case MACH_TYPE_MX35_3DS:
  84. case MACH_TYPE_PCM043:
  85. uart_base = MX3X_UART1_BASE_ADDR;
  86. break;
  87. case MACH_TYPE_MAGX_ZN5:
  88. uart_base = MX3X_UART2_BASE_ADDR;
  89. break;
  90. default:
  91. break;
  92. }
  93. }
  94. #define arch_decomp_setup() __arch_decomp_setup(arch_id)
  95. #define arch_decomp_wdog()
  96. #endif /* __ASM_ARCH_MXC_UNCOMPRESS_H__ */