board-mx27ads.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. */
  4. /*
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #ifndef __ASM_ARCH_MXC_BOARD_MX27ADS_H__
  13. #define __ASM_ARCH_MXC_BOARD_MX27ADS_H__
  14. /* external interrupt multiplexer */
  15. #define MXC_EXP_IO_BASE (MXC_BOARD_IRQ_START)
  16. #define MXC_VIRTUAL_INTS_BASE (MXC_EXP_IO_BASE + MXC_MAX_EXP_IO_LINES)
  17. #define MXC_SDIO1_CARD_IRQ MXC_VIRTUAL_INTS_BASE
  18. #define MXC_SDIO2_CARD_IRQ (MXC_VIRTUAL_INTS_BASE + 1)
  19. #define MXC_SDIO3_CARD_IRQ (MXC_VIRTUAL_INTS_BASE + 2)
  20. #define MXC_MAX_BOARD_INTS (MXC_MAX_EXP_IO_LINES + \
  21. MXC_MAX_VIRTUAL_INTS)
  22. /*
  23. * @name Memory Size parameters
  24. */
  25. /*
  26. * Size of SDRAM memory
  27. */
  28. #define SDRAM_MEM_SIZE SZ_128M
  29. /*
  30. * PBC Controller parameters
  31. */
  32. /*
  33. * Base address of PBC controller, CS4
  34. */
  35. #define PBC_BASE_ADDRESS 0xf4300000
  36. #define PBC_REG_ADDR(offset) (void __force __iomem *) \
  37. (PBC_BASE_ADDRESS + (offset))
  38. /*
  39. * PBC Interupt name definitions
  40. */
  41. #define PBC_GPIO1_0 0
  42. #define PBC_GPIO1_1 1
  43. #define PBC_GPIO1_2 2
  44. #define PBC_GPIO1_3 3
  45. #define PBC_GPIO1_4 4
  46. #define PBC_GPIO1_5 5
  47. #define PBC_INTR_MAX_NUM 6
  48. #define PBC_INTR_SHARED_MAX_NUM 8
  49. /* When the PBC address connection is fixed in h/w, defined as 1 */
  50. #define PBC_ADDR_SH 0
  51. /* Offsets for the PBC Controller register */
  52. /*
  53. * PBC Board version register offset
  54. */
  55. #define PBC_VERSION_REG PBC_REG_ADDR(0x00000 >> PBC_ADDR_SH)
  56. /*
  57. * PBC Board control register 1 set address.
  58. */
  59. #define PBC_BCTRL1_SET_REG PBC_REG_ADDR(0x00008 >> PBC_ADDR_SH)
  60. /*
  61. * PBC Board control register 1 clear address.
  62. */
  63. #define PBC_BCTRL1_CLEAR_REG PBC_REG_ADDR(0x0000C >> PBC_ADDR_SH)
  64. /*
  65. * PBC Board control register 2 set address.
  66. */
  67. #define PBC_BCTRL2_SET_REG PBC_REG_ADDR(0x00010 >> PBC_ADDR_SH)
  68. /*
  69. * PBC Board control register 2 clear address.
  70. */
  71. #define PBC_BCTRL2_CLEAR_REG PBC_REG_ADDR(0x00014 >> PBC_ADDR_SH)
  72. /*
  73. * PBC Board control register 3 set address.
  74. */
  75. #define PBC_BCTRL3_SET_REG PBC_REG_ADDR(0x00018 >> PBC_ADDR_SH)
  76. /*
  77. * PBC Board control register 3 clear address.
  78. */
  79. #define PBC_BCTRL3_CLEAR_REG PBC_REG_ADDR(0x0001C >> PBC_ADDR_SH)
  80. /*
  81. * PBC Board control register 3 set address.
  82. */
  83. #define PBC_BCTRL4_SET_REG PBC_REG_ADDR(0x00020 >> PBC_ADDR_SH)
  84. /*
  85. * PBC Board control register 4 clear address.
  86. */
  87. #define PBC_BCTRL4_CLEAR_REG PBC_REG_ADDR(0x00024 >> PBC_ADDR_SH)
  88. /*PBC_ADDR_SH
  89. * PBC Board status register 1.
  90. */
  91. #define PBC_BSTAT1_REG PBC_REG_ADDR(0x00028 >> PBC_ADDR_SH)
  92. /*
  93. * PBC Board interrupt status register.
  94. */
  95. #define PBC_INTSTATUS_REG PBC_REG_ADDR(0x0002C >> PBC_ADDR_SH)
  96. /*
  97. * PBC Board interrupt current status register.
  98. */
  99. #define PBC_INTCURR_STATUS_REG PBC_REG_ADDR(0x00034 >> PBC_ADDR_SH)
  100. /*
  101. * PBC Interrupt mask register set address.
  102. */
  103. #define PBC_INTMASK_SET_REG PBC_REG_ADDR(0x00038 >> PBC_ADDR_SH)
  104. /*
  105. * PBC Interrupt mask register clear address.
  106. */
  107. #define PBC_INTMASK_CLEAR_REG PBC_REG_ADDR(0x0003C >> PBC_ADDR_SH)
  108. /*
  109. * External UART A.
  110. */
  111. #define PBC_SC16C652_UARTA_REG PBC_REG_ADDR(0x20000 >> PBC_ADDR_SH)
  112. /*
  113. * UART 4 Expanding Signal Status.
  114. */
  115. #define PBC_UART_STATUS_REG PBC_REG_ADDR(0x22000 >> PBC_ADDR_SH)
  116. /*
  117. * UART 4 Expanding Signal Control Set.
  118. */
  119. #define PBC_UCTRL_SET_REG PBC_REG_ADDR(0x24000 >> PBC_ADDR_SH)
  120. /*
  121. * UART 4 Expanding Signal Control Clear.
  122. */
  123. #define PBC_UCTRL_CLR_REG PBC_REG_ADDR(0x26000 >> PBC_ADDR_SH)
  124. /*
  125. * Ethernet Controller IO base address.
  126. */
  127. #define PBC_CS8900A_IOBASE_REG PBC_REG_ADDR(0x40000 >> PBC_ADDR_SH)
  128. /*
  129. * Ethernet Controller Memory base address.
  130. */
  131. #define PBC_CS8900A_MEMBASE_REG PBC_REG_ADDR(0x42000 >> PBC_ADDR_SH)
  132. /*
  133. * Ethernet Controller DMA base address.
  134. */
  135. #define PBC_CS8900A_DMABASE_REG PBC_REG_ADDR(0x44000 >> PBC_ADDR_SH)
  136. /* PBC Board Version Register bit definition */
  137. #define PBC_VERSION_ADS 0x8000 /* Bit15=1 means version for ads */
  138. #define PBC_VERSION_EVB_REVB 0x4000 /* BIT14=1 means version for evb revb */
  139. /* PBC Board Control Register 1 bit definitions */
  140. #define PBC_BCTRL1_ERST 0x0001 /* Ethernet Reset */
  141. #define PBC_BCTRL1_URST 0x0002 /* Reset External UART controller */
  142. #define PBC_BCTRL1_FRST 0x0004 /* FEC Reset */
  143. #define PBC_BCTRL1_ESLEEP 0x0010 /* Enable ethernet Sleep */
  144. #define PBC_BCTRL1_LCDON 0x0800 /* Enable the LCD */
  145. /* PBC Board Control Register 2 bit definitions */
  146. #define PBC_BCTRL2_VCC_EN 0x0004 /* Enable VCC */
  147. #define PBC_BCTRL2_VPP_EN 0x0008 /* Enable Vpp */
  148. #define PBC_BCTRL2_ATAFEC_EN 0X0010
  149. #define PBC_BCTRL2_ATAFEC_SEL 0X0020
  150. #define PBC_BCTRL2_ATA_EN 0X0040
  151. #define PBC_BCTRL2_IRDA_SD 0X0080
  152. #define PBC_BCTRL2_IRDA_EN 0X0100
  153. #define PBC_BCTRL2_CCTL10 0X0200
  154. #define PBC_BCTRL2_CCTL11 0X0400
  155. /* PBC Board Control Register 3 bit definitions */
  156. #define PBC_BCTRL3_HSH_EN 0X0020
  157. #define PBC_BCTRL3_FSH_MOD 0X0040
  158. #define PBC_BCTRL3_OTG_HS_EN 0X0080
  159. #define PBC_BCTRL3_OTG_VBUS_EN 0X0100
  160. #define PBC_BCTRL3_FSH_VBUS_EN 0X0200
  161. #define PBC_BCTRL3_USB_OTG_ON 0X0800
  162. #define PBC_BCTRL3_USB_FSH_ON 0X1000
  163. /* PBC Board Control Register 4 bit definitions */
  164. #define PBC_BCTRL4_REGEN_SEL 0X0001
  165. #define PBC_BCTRL4_USER_OFF 0X0002
  166. #define PBC_BCTRL4_VIB_EN 0X0004
  167. #define PBC_BCTRL4_PWRGT1_EN 0X0008
  168. #define PBC_BCTRL4_PWRGT2_EN 0X0010
  169. #define PBC_BCTRL4_STDBY_PRI 0X0020
  170. #ifndef __ASSEMBLY__
  171. /*
  172. * Enumerations for SD cards and memory stick card. This corresponds to
  173. * the card EN bits in the IMR: SD1_EN | MS_EN | SD3_EN | SD2_EN.
  174. */
  175. enum mxc_card_no {
  176. MXC_CARD_SD2 = 0,
  177. MXC_CARD_SD3,
  178. MXC_CARD_MS,
  179. MXC_CARD_SD1,
  180. MXC_CARD_MIN = MXC_CARD_SD2,
  181. MXC_CARD_MAX = MXC_CARD_SD1,
  182. };
  183. #endif
  184. #define MXC_CPLD_VER_1_50 0x01
  185. /*
  186. * PBC BSTAT Register bit definitions
  187. */
  188. #define PBC_BSTAT_PRI_INT 0X0001
  189. #define PBC_BSTAT_USB_BYP 0X0002
  190. #define PBC_BSTAT_ATA_IOCS16 0X0004
  191. #define PBC_BSTAT_ATA_CBLID 0X0008
  192. #define PBC_BSTAT_ATA_DASP 0X0010
  193. #define PBC_BSTAT_PWR_RDY 0X0020
  194. #define PBC_BSTAT_SD3_WP 0X0100
  195. #define PBC_BSTAT_SD2_WP 0X0200
  196. #define PBC_BSTAT_SD1_WP 0X0400
  197. #define PBC_BSTAT_SD3_DET 0X0800
  198. #define PBC_BSTAT_SD2_DET 0X1000
  199. #define PBC_BSTAT_SD1_DET 0X2000
  200. #define PBC_BSTAT_MS_DET 0X4000
  201. #define PBC_BSTAT_SD3_DET_BIT 11
  202. #define PBC_BSTAT_SD2_DET_BIT 12
  203. #define PBC_BSTAT_SD1_DET_BIT 13
  204. #define PBC_BSTAT_MS_DET_BIT 14
  205. #define MXC_BSTAT_BIT(n) ((n == MXC_CARD_SD2) ? PBC_BSTAT_SD2_DET : \
  206. ((n == MXC_CARD_SD3) ? PBC_BSTAT_SD3_DET : \
  207. ((n == MXC_CARD_SD1) ? PBC_BSTAT_SD1_DET : \
  208. ((n == MXC_CARD_MS) ? PBC_BSTAT_MS_DET : \
  209. 0x0))))
  210. /*
  211. * PBC UART Control Register bit definitions
  212. */
  213. #define PBC_UCTRL_DCE_DCD 0X0001
  214. #define PBC_UCTRL_DCE_DSR 0X0002
  215. #define PBC_UCTRL_DCE_RI 0X0004
  216. #define PBC_UCTRL_DTE_DTR 0X0100
  217. /*
  218. * PBC UART Status Register bit definitions
  219. */
  220. #define PBC_USTAT_DTE_DCD 0X0001
  221. #define PBC_USTAT_DTE_DSR 0X0002
  222. #define PBC_USTAT_DTE_RI 0X0004
  223. #define PBC_USTAT_DCE_DTR 0X0100
  224. /*
  225. * PBC Interupt mask register bit definitions
  226. */
  227. #define PBC_INTR_SD3_R_EN_BIT 4
  228. #define PBC_INTR_SD2_R_EN_BIT 0
  229. #define PBC_INTR_SD1_R_EN_BIT 6
  230. #define PBC_INTR_MS_R_EN_BIT 5
  231. #define PBC_INTR_SD3_EN_BIT 13
  232. #define PBC_INTR_SD2_EN_BIT 12
  233. #define PBC_INTR_MS_EN_BIT 14
  234. #define PBC_INTR_SD1_EN_BIT 15
  235. #define PBC_INTR_SD2_R_EN 0x0001
  236. #define PBC_INTR_LOW_BAT 0X0002
  237. #define PBC_INTR_OTG_FSOVER 0X0004
  238. #define PBC_INTR_FSH_OVER 0X0008
  239. #define PBC_INTR_SD3_R_EN 0x0010
  240. #define PBC_INTR_MS_R_EN 0x0020
  241. #define PBC_INTR_SD1_R_EN 0x0040
  242. #define PBC_INTR_FEC_INT 0X0080
  243. #define PBC_INTR_ENET_INT 0X0100
  244. #define PBC_INTR_OTGFS_INT 0X0200
  245. #define PBC_INTR_XUART_INT 0X0400
  246. #define PBC_INTR_CCTL12 0X0800
  247. #define PBC_INTR_SD2_EN 0x1000
  248. #define PBC_INTR_SD3_EN 0x2000
  249. #define PBC_INTR_MS_EN 0x4000
  250. #define PBC_INTR_SD1_EN 0x8000
  251. /* For interrupts like xuart, enet etc */
  252. #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX27_PIN_TIN)
  253. #define MXC_MAX_EXP_IO_LINES 16
  254. /*
  255. * This corresponds to PBC_INTMASK_SET_REG at offset 0x38.
  256. *
  257. */
  258. #define EXPIO_INT_LOW_BAT (MXC_EXP_IO_BASE + 1)
  259. #define EXPIO_INT_OTG_FS_OVR (MXC_EXP_IO_BASE + 2)
  260. #define EXPIO_INT_FSH_OVR (MXC_EXP_IO_BASE + 3)
  261. #define EXPIO_INT_RES4 (MXC_EXP_IO_BASE + 4)
  262. #define EXPIO_INT_RES5 (MXC_EXP_IO_BASE + 5)
  263. #define EXPIO_INT_RES6 (MXC_EXP_IO_BASE + 6)
  264. #define EXPIO_INT_FEC (MXC_EXP_IO_BASE + 7)
  265. #define EXPIO_INT_ENET_INT (MXC_EXP_IO_BASE + 8)
  266. #define EXPIO_INT_OTG_FS_INT (MXC_EXP_IO_BASE + 9)
  267. #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
  268. #define EXPIO_INT_CCTL12_INT (MXC_EXP_IO_BASE + 11)
  269. #define EXPIO_INT_SD2_EN (MXC_EXP_IO_BASE + 12)
  270. #define EXPIO_INT_SD3_EN (MXC_EXP_IO_BASE + 13)
  271. #define EXPIO_INT_MS_EN (MXC_EXP_IO_BASE + 14)
  272. #define EXPIO_INT_SD1_EN (MXC_EXP_IO_BASE + 15)
  273. /*
  274. * This is System IRQ used by CS8900A for interrupt generation
  275. * taken from platform.h
  276. */
  277. #define CS8900AIRQ EXPIO_INT_ENET_INT
  278. /* This is I/O Base address used to access registers of CS8900A on MXC ADS */
  279. #define CS8900A_BASE_ADDRESS (PBC_CS8900A_IOBASE_REG + 0x300)
  280. #define MXC_PMIC_INT_LINE IOMUX_TO_IRQ(MX27_PIN_TOUT)
  281. /*
  282. * This is used to detect if the CPLD version is for mx27 evb board rev-a
  283. */
  284. #define PBC_CPLD_VERSION_IS_REVA() \
  285. ((__raw_readw(PBC_VERSION_REG) & \
  286. (PBC_VERSION_ADS | PBC_VERSION_EVB_REVB))\
  287. == 0)
  288. /* This is used to active or inactive ata signal in CPLD .
  289. * It is dependent with hardware
  290. */
  291. #define PBC_ATA_SIGNAL_ACTIVE() \
  292. __raw_writew( \
  293. PBC_BCTRL2_ATAFEC_EN|PBC_BCTRL2_ATAFEC_SEL|PBC_BCTRL2_ATA_EN, \
  294. PBC_BCTRL2_CLEAR_REG)
  295. #define PBC_ATA_SIGNAL_INACTIVE() \
  296. __raw_writew( \
  297. PBC_BCTRL2_ATAFEC_EN|PBC_BCTRL2_ATAFEC_SEL|PBC_BCTRL2_ATA_EN, \
  298. PBC_BCTRL2_SET_REG)
  299. #define MXC_BD_LED1 (1 << 5)
  300. #define MXC_BD_LED2 (1 << 6)
  301. #define MXC_BD_LED_ON(led) \
  302. __raw_writew(led, PBC_BCTRL1_SET_REG)
  303. #define MXC_BD_LED_OFF(led) \
  304. __raw_writew(led, PBC_BCTRL1_CLEAR_REG)
  305. /* to determine the correct external crystal reference */
  306. #define CKIH_27MHZ_BIT_SET (1 << 3)
  307. #endif /* __ASM_ARCH_MXC_BOARD_MX27ADS_H__ */