clock.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /*
  2. * Based on arch/arm/plat-omap/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Modified for omap shared clock framework by Tony Lindgren <tony@atomide.com>
  7. * Copyright 2007 Freescale Semiconductor, Inc. All Rights Reserved.
  8. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version 2
  13. * of the License, or (at your option) any later version.
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  22. * MA 02110-1301, USA.
  23. */
  24. /* #define DEBUG */
  25. #include <linux/clk.h>
  26. #include <linux/err.h>
  27. #include <linux/errno.h>
  28. #include <linux/init.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/module.h>
  33. #include <linux/mutex.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/proc_fs.h>
  36. #include <linux/semaphore.h>
  37. #include <linux/string.h>
  38. #include <mach/clock.h>
  39. #include <mach/hardware.h>
  40. static LIST_HEAD(clocks);
  41. static DEFINE_MUTEX(clocks_mutex);
  42. /*-------------------------------------------------------------------------
  43. * Standard clock functions defined in include/linux/clk.h
  44. *-------------------------------------------------------------------------*/
  45. static void __clk_disable(struct clk *clk)
  46. {
  47. if (clk == NULL || IS_ERR(clk))
  48. return;
  49. __clk_disable(clk->parent);
  50. __clk_disable(clk->secondary);
  51. if (!(--clk->usecount) && clk->disable)
  52. clk->disable(clk);
  53. }
  54. static int __clk_enable(struct clk *clk)
  55. {
  56. if (clk == NULL || IS_ERR(clk))
  57. return -EINVAL;
  58. __clk_enable(clk->parent);
  59. __clk_enable(clk->secondary);
  60. if (clk->usecount++ == 0 && clk->enable)
  61. clk->enable(clk);
  62. return 0;
  63. }
  64. /* This function increments the reference count on the clock and enables the
  65. * clock if not already enabled. The parent clock tree is recursively enabled
  66. */
  67. int clk_enable(struct clk *clk)
  68. {
  69. int ret = 0;
  70. if (clk == NULL || IS_ERR(clk))
  71. return -EINVAL;
  72. mutex_lock(&clocks_mutex);
  73. ret = __clk_enable(clk);
  74. mutex_unlock(&clocks_mutex);
  75. return ret;
  76. }
  77. EXPORT_SYMBOL(clk_enable);
  78. /* This function decrements the reference count on the clock and disables
  79. * the clock when reference count is 0. The parent clock tree is
  80. * recursively disabled
  81. */
  82. void clk_disable(struct clk *clk)
  83. {
  84. if (clk == NULL || IS_ERR(clk))
  85. return;
  86. mutex_lock(&clocks_mutex);
  87. __clk_disable(clk);
  88. mutex_unlock(&clocks_mutex);
  89. }
  90. EXPORT_SYMBOL(clk_disable);
  91. /* Retrieve the *current* clock rate. If the clock itself
  92. * does not provide a special calculation routine, ask
  93. * its parent and so on, until one is able to return
  94. * a valid clock rate
  95. */
  96. unsigned long clk_get_rate(struct clk *clk)
  97. {
  98. if (clk == NULL || IS_ERR(clk))
  99. return 0UL;
  100. if (clk->get_rate)
  101. return clk->get_rate(clk);
  102. return clk_get_rate(clk->parent);
  103. }
  104. EXPORT_SYMBOL(clk_get_rate);
  105. /* Round the requested clock rate to the nearest supported
  106. * rate that is less than or equal to the requested rate.
  107. * This is dependent on the clock's current parent.
  108. */
  109. long clk_round_rate(struct clk *clk, unsigned long rate)
  110. {
  111. if (clk == NULL || IS_ERR(clk) || !clk->round_rate)
  112. return 0;
  113. return clk->round_rate(clk, rate);
  114. }
  115. EXPORT_SYMBOL(clk_round_rate);
  116. /* Set the clock to the requested clock rate. The rate must
  117. * match a supported rate exactly based on what clk_round_rate returns
  118. */
  119. int clk_set_rate(struct clk *clk, unsigned long rate)
  120. {
  121. int ret = -EINVAL;
  122. if (clk == NULL || IS_ERR(clk) || clk->set_rate == NULL || rate == 0)
  123. return ret;
  124. mutex_lock(&clocks_mutex);
  125. ret = clk->set_rate(clk, rate);
  126. mutex_unlock(&clocks_mutex);
  127. return ret;
  128. }
  129. EXPORT_SYMBOL(clk_set_rate);
  130. /* Set the clock's parent to another clock source */
  131. int clk_set_parent(struct clk *clk, struct clk *parent)
  132. {
  133. int ret = -EINVAL;
  134. if (clk == NULL || IS_ERR(clk) || parent == NULL ||
  135. IS_ERR(parent) || clk->set_parent == NULL)
  136. return ret;
  137. mutex_lock(&clocks_mutex);
  138. ret = clk->set_parent(clk, parent);
  139. if (ret == 0)
  140. clk->parent = parent;
  141. mutex_unlock(&clocks_mutex);
  142. return ret;
  143. }
  144. EXPORT_SYMBOL(clk_set_parent);
  145. /* Retrieve the clock's parent clock source */
  146. struct clk *clk_get_parent(struct clk *clk)
  147. {
  148. struct clk *ret = NULL;
  149. if (clk == NULL || IS_ERR(clk))
  150. return ret;
  151. return clk->parent;
  152. }
  153. EXPORT_SYMBOL(clk_get_parent);
  154. /*
  155. * Get the resulting clock rate from a PLL register value and the input
  156. * frequency. PLLs with this register layout can at least be found on
  157. * MX1, MX21, MX27 and MX31
  158. *
  159. * mfi + mfn / (mfd + 1)
  160. * f = 2 * f_ref * --------------------
  161. * pd + 1
  162. */
  163. unsigned long mxc_decode_pll(unsigned int reg_val, u32 freq)
  164. {
  165. long long ll;
  166. int mfn_abs;
  167. unsigned int mfi, mfn, mfd, pd;
  168. mfi = (reg_val >> 10) & 0xf;
  169. mfn = reg_val & 0x3ff;
  170. mfd = (reg_val >> 16) & 0x3ff;
  171. pd = (reg_val >> 26) & 0xf;
  172. mfi = mfi <= 5 ? 5 : mfi;
  173. mfn_abs = mfn;
  174. /* On all i.MXs except i.MX1 and i.MX21 mfn is a 10bit
  175. * 2's complements number
  176. */
  177. if (!cpu_is_mx1() && !cpu_is_mx21() && mfn >= 0x200)
  178. mfn_abs = 0x400 - mfn;
  179. freq *= 2;
  180. freq /= pd + 1;
  181. ll = (unsigned long long)freq * mfn_abs;
  182. do_div(ll, mfd + 1);
  183. if (!cpu_is_mx1() && !cpu_is_mx21() && mfn >= 0x200)
  184. ll = -ll;
  185. ll = (freq * mfi) + ll;
  186. return ll;
  187. }