proc-v7.S 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #define TTB_NOS (1 << 5)
  26. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  27. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  28. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  29. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  30. #ifndef CONFIG_SMP
  31. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  32. #define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB
  33. #define PMD_FLAGS PMD_SECT_WB
  34. #else
  35. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  36. #define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  37. #define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S
  38. #endif
  39. ENTRY(cpu_v7_proc_init)
  40. mov pc, lr
  41. ENDPROC(cpu_v7_proc_init)
  42. ENTRY(cpu_v7_proc_fin)
  43. mov pc, lr
  44. ENDPROC(cpu_v7_proc_fin)
  45. /*
  46. * cpu_v7_reset(loc)
  47. *
  48. * Perform a soft reset of the system. Put the CPU into the
  49. * same state as it would be if it had been reset, and branch
  50. * to what would be the reset vector.
  51. *
  52. * - loc - location to jump to for soft reset
  53. *
  54. * It is assumed that:
  55. */
  56. .align 5
  57. ENTRY(cpu_v7_reset)
  58. mov pc, r0
  59. ENDPROC(cpu_v7_reset)
  60. /*
  61. * cpu_v7_do_idle()
  62. *
  63. * Idle the processor (eg, wait for interrupt).
  64. *
  65. * IRQs are already disabled.
  66. */
  67. ENTRY(cpu_v7_do_idle)
  68. dsb @ WFI may enter a low-power mode
  69. wfi
  70. mov pc, lr
  71. ENDPROC(cpu_v7_do_idle)
  72. ENTRY(cpu_v7_dcache_clean_area)
  73. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  74. dcache_line_size r2, r3
  75. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  76. add r0, r0, r2
  77. subs r1, r1, r2
  78. bhi 1b
  79. dsb
  80. #endif
  81. mov pc, lr
  82. ENDPROC(cpu_v7_dcache_clean_area)
  83. /*
  84. * cpu_v7_switch_mm(pgd_phys, tsk)
  85. *
  86. * Set the translation table base pointer to be pgd_phys
  87. *
  88. * - pgd_phys - physical address of new TTB
  89. *
  90. * It is assumed that:
  91. * - we are not using split page tables
  92. */
  93. ENTRY(cpu_v7_switch_mm)
  94. #ifdef CONFIG_MMU
  95. mov r2, #0
  96. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  97. orr r0, r0, #TTB_FLAGS
  98. #ifdef CONFIG_ARM_ERRATA_430973
  99. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  100. #endif
  101. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  102. isb
  103. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  104. isb
  105. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  106. isb
  107. #endif
  108. mov pc, lr
  109. ENDPROC(cpu_v7_switch_mm)
  110. /*
  111. * cpu_v7_set_pte_ext(ptep, pte)
  112. *
  113. * Set a level 2 translation table entry.
  114. *
  115. * - ptep - pointer to level 2 translation table entry
  116. * (hardware version is stored at -1024 bytes)
  117. * - pte - PTE value to store
  118. * - ext - value for extended PTE bits
  119. */
  120. ENTRY(cpu_v7_set_pte_ext)
  121. #ifdef CONFIG_MMU
  122. ARM( str r1, [r0], #-2048 ) @ linux version
  123. THUMB( str r1, [r0] ) @ linux version
  124. THUMB( sub r0, r0, #2048 )
  125. bic r3, r1, #0x000003f0
  126. bic r3, r3, #PTE_TYPE_MASK
  127. orr r3, r3, r2
  128. orr r3, r3, #PTE_EXT_AP0 | 2
  129. tst r1, #1 << 4
  130. orrne r3, r3, #PTE_EXT_TEX(1)
  131. tst r1, #L_PTE_WRITE
  132. tstne r1, #L_PTE_DIRTY
  133. orreq r3, r3, #PTE_EXT_APX
  134. tst r1, #L_PTE_USER
  135. orrne r3, r3, #PTE_EXT_AP1
  136. tstne r3, #PTE_EXT_APX
  137. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  138. tst r1, #L_PTE_EXEC
  139. orreq r3, r3, #PTE_EXT_XN
  140. tst r1, #L_PTE_YOUNG
  141. tstne r1, #L_PTE_PRESENT
  142. moveq r3, #0
  143. str r3, [r0]
  144. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  145. #endif
  146. mov pc, lr
  147. ENDPROC(cpu_v7_set_pte_ext)
  148. cpu_v7_name:
  149. .ascii "ARMv7 Processor"
  150. .align
  151. __INIT
  152. /*
  153. * __v7_setup
  154. *
  155. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  156. * on. Return in r0 the new CP15 C1 control register setting.
  157. *
  158. * We automatically detect if we have a Harvard cache, and use the
  159. * Harvard cache control instructions insead of the unified cache
  160. * control instructions.
  161. *
  162. * This should be able to cover all ARMv7 cores.
  163. *
  164. * It is assumed that:
  165. * - cache type register is implemented
  166. */
  167. __v7_setup:
  168. #ifdef CONFIG_SMP
  169. mrc p15, 0, r0, c1, c0, 1
  170. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  171. orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
  172. mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
  173. #endif
  174. adr r12, __v7_setup_stack @ the local stack
  175. stmia r12, {r0-r5, r7, r9, r11, lr}
  176. bl v7_flush_dcache_all
  177. ldmia r12, {r0-r5, r7, r9, r11, lr}
  178. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  179. and r10, r0, #0xff000000 @ ARM?
  180. teq r10, #0x41000000
  181. bne 2f
  182. and r5, r0, #0x00f00000 @ variant
  183. and r6, r0, #0x0000000f @ revision
  184. orr r0, r6, r5, lsr #20-4 @ combine variant and revision
  185. #ifdef CONFIG_ARM_ERRATA_430973
  186. teq r5, #0x00100000 @ only present in r1p*
  187. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  188. orreq r10, r10, #(1 << 6) @ set IBE to 1
  189. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  190. #endif
  191. #ifdef CONFIG_ARM_ERRATA_458693
  192. teq r0, #0x20 @ only present in r2p0
  193. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  194. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  195. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  196. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  197. #endif
  198. #ifdef CONFIG_ARM_ERRATA_460075
  199. teq r0, #0x20 @ only present in r2p0
  200. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  201. tsteq r10, #1 << 22
  202. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  203. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  204. #endif
  205. 2: mov r10, #0
  206. #ifdef HARVARD_CACHE
  207. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  208. #endif
  209. dsb
  210. #ifdef CONFIG_MMU
  211. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  212. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  213. orr r4, r4, #TTB_FLAGS
  214. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  215. mov r10, #0x1f @ domains 0, 1 = manager
  216. mcr p15, 0, r10, c3, c0, 0 @ load domain access register
  217. /*
  218. * Memory region attributes with SCTLR.TRE=1
  219. *
  220. * n = TEX[0],C,B
  221. * TR = PRRR[2n+1:2n] - memory type
  222. * IR = NMRR[2n+1:2n] - inner cacheable property
  223. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  224. *
  225. * n TR IR OR
  226. * UNCACHED 000 00
  227. * BUFFERABLE 001 10 00 00
  228. * WRITETHROUGH 010 10 10 10
  229. * WRITEBACK 011 10 11 11
  230. * reserved 110
  231. * WRITEALLOC 111 10 01 01
  232. * DEV_SHARED 100 01
  233. * DEV_NONSHARED 100 01
  234. * DEV_WC 001 10
  235. * DEV_CACHED 011 10
  236. *
  237. * Other attributes:
  238. *
  239. * DS0 = PRRR[16] = 0 - device shareable property
  240. * DS1 = PRRR[17] = 1 - device shareable property
  241. * NS0 = PRRR[18] = 0 - normal shareable property
  242. * NS1 = PRRR[19] = 1 - normal shareable property
  243. * NOS = PRRR[24+n] = 1 - not outer shareable
  244. */
  245. ldr r5, =0xff0a81a8 @ PRRR
  246. ldr r6, =0x40e040e0 @ NMRR
  247. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  248. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  249. #endif
  250. adr r5, v7_crval
  251. ldmia r5, {r5, r6}
  252. #ifdef CONFIG_CPU_ENDIAN_BE8
  253. orr r6, r6, #1 << 25 @ big-endian page tables
  254. #endif
  255. mrc p15, 0, r0, c1, c0, 0 @ read control register
  256. bic r0, r0, r5 @ clear bits them
  257. orr r0, r0, r6 @ set them
  258. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  259. mov pc, lr @ return to head.S:__ret
  260. ENDPROC(__v7_setup)
  261. /* AT
  262. * TFR EV X F I D LR S
  263. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  264. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  265. * 1 0 110 0011 1100 .111 1101 < we want
  266. */
  267. .type v7_crval, #object
  268. v7_crval:
  269. crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
  270. __v7_setup_stack:
  271. .space 4 * 11 @ 11 registers
  272. .type v7_processor_functions, #object
  273. ENTRY(v7_processor_functions)
  274. .word v7_early_abort
  275. .word v7_pabort
  276. .word cpu_v7_proc_init
  277. .word cpu_v7_proc_fin
  278. .word cpu_v7_reset
  279. .word cpu_v7_do_idle
  280. .word cpu_v7_dcache_clean_area
  281. .word cpu_v7_switch_mm
  282. .word cpu_v7_set_pte_ext
  283. .size v7_processor_functions, . - v7_processor_functions
  284. .type cpu_arch_name, #object
  285. cpu_arch_name:
  286. .asciz "armv7"
  287. .size cpu_arch_name, . - cpu_arch_name
  288. .type cpu_elf_name, #object
  289. cpu_elf_name:
  290. .asciz "v7"
  291. .size cpu_elf_name, . - cpu_elf_name
  292. .align
  293. .section ".proc.info.init", #alloc, #execinstr
  294. /*
  295. * Match any ARMv7 processor core.
  296. */
  297. .type __v7_proc_info, #object
  298. __v7_proc_info:
  299. .long 0x000f0000 @ Required ID value
  300. .long 0x000f0000 @ Mask for ID
  301. .long PMD_TYPE_SECT | \
  302. PMD_SECT_AP_WRITE | \
  303. PMD_SECT_AP_READ | \
  304. PMD_FLAGS
  305. .long PMD_TYPE_SECT | \
  306. PMD_SECT_XN | \
  307. PMD_SECT_AP_WRITE | \
  308. PMD_SECT_AP_READ
  309. b __v7_setup
  310. .long cpu_arch_name
  311. .long cpu_elf_name
  312. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
  313. .long cpu_v7_name
  314. .long v7_processor_functions
  315. .long v7wbi_tlb_fns
  316. .long v6_user_fns
  317. .long v7_cache_fns
  318. .size __v7_proc_info, . - __v7_proc_info