cache-v7.S 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * linux/arch/arm/mm/cache-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Copyright (C) 2005 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv7 processor support.
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include <asm/unwind.h>
  17. #include "proc-macros.S"
  18. /*
  19. * v7_flush_dcache_all()
  20. *
  21. * Flush the whole D-cache.
  22. *
  23. * Corrupted registers: r0-r7, r9-r11 (r6 only in Thumb mode)
  24. *
  25. * - mm - mm_struct describing address space
  26. */
  27. ENTRY(v7_flush_dcache_all)
  28. dmb @ ensure ordering with previous memory accesses
  29. mrc p15, 1, r0, c0, c0, 1 @ read clidr
  30. ands r3, r0, #0x7000000 @ extract loc from clidr
  31. mov r3, r3, lsr #23 @ left align loc bit field
  32. beq finished @ if loc is 0, then no need to clean
  33. mov r10, #0 @ start clean at cache level 0
  34. loop1:
  35. add r2, r10, r10, lsr #1 @ work out 3x current cache level
  36. mov r1, r0, lsr r2 @ extract cache type bits from clidr
  37. and r1, r1, #7 @ mask of the bits for current cache only
  38. cmp r1, #2 @ see what cache we have at this level
  39. blt skip @ skip if no cache, or just i-cache
  40. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  41. isb @ isb to sych the new cssr&csidr
  42. mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
  43. and r2, r1, #7 @ extract the length of the cache lines
  44. add r2, r2, #4 @ add 4 (line length offset)
  45. ldr r4, =0x3ff
  46. ands r4, r4, r1, lsr #3 @ find maximum number on the way size
  47. clz r5, r4 @ find bit position of way size increment
  48. ldr r7, =0x7fff
  49. ands r7, r7, r1, lsr #13 @ extract max number of the index size
  50. loop2:
  51. mov r9, r4 @ create working copy of max way size
  52. loop3:
  53. ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
  54. THUMB( lsl r6, r9, r5 )
  55. THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
  56. ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
  57. THUMB( lsl r6, r7, r2 )
  58. THUMB( orr r11, r11, r6 ) @ factor index number into r11
  59. mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
  60. subs r9, r9, #1 @ decrement the way
  61. bge loop3
  62. subs r7, r7, #1 @ decrement the index
  63. bge loop2
  64. skip:
  65. add r10, r10, #2 @ increment cache number
  66. cmp r3, r10
  67. bgt loop1
  68. finished:
  69. mov r10, #0 @ swith back to cache level 0
  70. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  71. dsb
  72. isb
  73. mov pc, lr
  74. ENDPROC(v7_flush_dcache_all)
  75. /*
  76. * v7_flush_cache_all()
  77. *
  78. * Flush the entire cache system.
  79. * The data cache flush is now achieved using atomic clean / invalidates
  80. * working outwards from L1 cache. This is done using Set/Way based cache
  81. * maintainance instructions.
  82. * The instruction cache can still be invalidated back to the point of
  83. * unification in a single instruction.
  84. *
  85. */
  86. ENTRY(v7_flush_kern_cache_all)
  87. ARM( stmfd sp!, {r4-r5, r7, r9-r11, lr} )
  88. THUMB( stmfd sp!, {r4-r7, r9-r11, lr} )
  89. bl v7_flush_dcache_all
  90. mov r0, #0
  91. mcr p15, 0, r0, c7, c5, 0 @ I+BTB cache invalidate
  92. ARM( ldmfd sp!, {r4-r5, r7, r9-r11, lr} )
  93. THUMB( ldmfd sp!, {r4-r7, r9-r11, lr} )
  94. mov pc, lr
  95. ENDPROC(v7_flush_kern_cache_all)
  96. /*
  97. * v7_flush_cache_all()
  98. *
  99. * Flush all TLB entries in a particular address space
  100. *
  101. * - mm - mm_struct describing address space
  102. */
  103. ENTRY(v7_flush_user_cache_all)
  104. /*FALLTHROUGH*/
  105. /*
  106. * v7_flush_cache_range(start, end, flags)
  107. *
  108. * Flush a range of TLB entries in the specified address space.
  109. *
  110. * - start - start address (may not be aligned)
  111. * - end - end address (exclusive, may not be aligned)
  112. * - flags - vm_area_struct flags describing address space
  113. *
  114. * It is assumed that:
  115. * - we have a VIPT cache.
  116. */
  117. ENTRY(v7_flush_user_cache_range)
  118. mov pc, lr
  119. ENDPROC(v7_flush_user_cache_all)
  120. ENDPROC(v7_flush_user_cache_range)
  121. /*
  122. * v7_coherent_kern_range(start,end)
  123. *
  124. * Ensure that the I and D caches are coherent within specified
  125. * region. This is typically used when code has been written to
  126. * a memory region, and will be executed.
  127. *
  128. * - start - virtual start address of region
  129. * - end - virtual end address of region
  130. *
  131. * It is assumed that:
  132. * - the Icache does not read data from the write buffer
  133. */
  134. ENTRY(v7_coherent_kern_range)
  135. /* FALLTHROUGH */
  136. /*
  137. * v7_coherent_user_range(start,end)
  138. *
  139. * Ensure that the I and D caches are coherent within specified
  140. * region. This is typically used when code has been written to
  141. * a memory region, and will be executed.
  142. *
  143. * - start - virtual start address of region
  144. * - end - virtual end address of region
  145. *
  146. * It is assumed that:
  147. * - the Icache does not read data from the write buffer
  148. */
  149. ENTRY(v7_coherent_user_range)
  150. UNWIND(.fnstart )
  151. dcache_line_size r2, r3
  152. sub r3, r2, #1
  153. bic r0, r0, r3
  154. 1:
  155. USER( mcr p15, 0, r0, c7, c11, 1 ) @ clean D line to the point of unification
  156. dsb
  157. USER( mcr p15, 0, r0, c7, c5, 1 ) @ invalidate I line
  158. add r0, r0, r2
  159. 2:
  160. cmp r0, r1
  161. blo 1b
  162. mov r0, #0
  163. mcr p15, 0, r0, c7, c5, 6 @ invalidate BTB
  164. dsb
  165. isb
  166. mov pc, lr
  167. /*
  168. * Fault handling for the cache operation above. If the virtual address in r0
  169. * isn't mapped, just try the next page.
  170. */
  171. 9001:
  172. mov r0, r0, lsr #12
  173. mov r0, r0, lsl #12
  174. add r0, r0, #4096
  175. b 2b
  176. UNWIND(.fnend )
  177. ENDPROC(v7_coherent_kern_range)
  178. ENDPROC(v7_coherent_user_range)
  179. /*
  180. * v7_flush_kern_dcache_page(kaddr)
  181. *
  182. * Ensure that the data held in the page kaddr is written back
  183. * to the page in question.
  184. *
  185. * - kaddr - kernel address (guaranteed to be page aligned)
  186. */
  187. ENTRY(v7_flush_kern_dcache_page)
  188. dcache_line_size r2, r3
  189. add r1, r0, #PAGE_SZ
  190. 1:
  191. mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D line / unified line
  192. add r0, r0, r2
  193. cmp r0, r1
  194. blo 1b
  195. dsb
  196. mov pc, lr
  197. ENDPROC(v7_flush_kern_dcache_page)
  198. /*
  199. * v7_dma_inv_range(start,end)
  200. *
  201. * Invalidate the data cache within the specified region; we will
  202. * be performing a DMA operation in this region and we want to
  203. * purge old data in the cache.
  204. *
  205. * - start - virtual start address of region
  206. * - end - virtual end address of region
  207. */
  208. ENTRY(v7_dma_inv_range)
  209. dcache_line_size r2, r3
  210. sub r3, r2, #1
  211. tst r0, r3
  212. bic r0, r0, r3
  213. mcrne p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
  214. tst r1, r3
  215. bic r1, r1, r3
  216. mcrne p15, 0, r1, c7, c14, 1 @ clean & invalidate D / U line
  217. 1:
  218. mcr p15, 0, r0, c7, c6, 1 @ invalidate D / U line
  219. add r0, r0, r2
  220. cmp r0, r1
  221. blo 1b
  222. dsb
  223. mov pc, lr
  224. ENDPROC(v7_dma_inv_range)
  225. /*
  226. * v7_dma_clean_range(start,end)
  227. * - start - virtual start address of region
  228. * - end - virtual end address of region
  229. */
  230. ENTRY(v7_dma_clean_range)
  231. dcache_line_size r2, r3
  232. sub r3, r2, #1
  233. bic r0, r0, r3
  234. 1:
  235. mcr p15, 0, r0, c7, c10, 1 @ clean D / U line
  236. add r0, r0, r2
  237. cmp r0, r1
  238. blo 1b
  239. dsb
  240. mov pc, lr
  241. ENDPROC(v7_dma_clean_range)
  242. /*
  243. * v7_dma_flush_range(start,end)
  244. * - start - virtual start address of region
  245. * - end - virtual end address of region
  246. */
  247. ENTRY(v7_dma_flush_range)
  248. dcache_line_size r2, r3
  249. sub r3, r2, #1
  250. bic r0, r0, r3
  251. 1:
  252. mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
  253. add r0, r0, r2
  254. cmp r0, r1
  255. blo 1b
  256. dsb
  257. mov pc, lr
  258. ENDPROC(v7_dma_flush_range)
  259. __INITDATA
  260. .type v7_cache_fns, #object
  261. ENTRY(v7_cache_fns)
  262. .long v7_flush_kern_cache_all
  263. .long v7_flush_user_cache_all
  264. .long v7_flush_user_cache_range
  265. .long v7_coherent_kern_range
  266. .long v7_coherent_user_range
  267. .long v7_flush_kern_dcache_page
  268. .long v7_dma_inv_range
  269. .long v7_dma_clean_range
  270. .long v7_dma_flush_range
  271. .size v7_cache_fns, . - v7_cache_fns