alignment.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935
  1. /*
  2. * linux/arch/arm/mm/alignment.c
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. * Modifications for ARM processor (c) 1995-2001 Russell King
  6. * Thumb alignment fault fixups (c) 2004 MontaVista Software, Inc.
  7. * - Adapted from gdb/sim/arm/thumbemu.c -- Thumb instruction emulation.
  8. * Copyright (C) 1996, Cygnus Software Technologies Ltd.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/compiler.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/string.h>
  18. #include <linux/proc_fs.h>
  19. #include <linux/init.h>
  20. #include <linux/sched.h>
  21. #include <linux/uaccess.h>
  22. #include <asm/unaligned.h>
  23. #include "fault.h"
  24. /*
  25. * 32-bit misaligned trap handler (c) 1998 San Mehat (CCC) -July 1998
  26. * /proc/sys/debug/alignment, modified and integrated into
  27. * Linux 2.1 by Russell King
  28. *
  29. * Speed optimisations and better fault handling by Russell King.
  30. *
  31. * *** NOTE ***
  32. * This code is not portable to processors with late data abort handling.
  33. */
  34. #define CODING_BITS(i) (i & 0x0e000000)
  35. #define LDST_I_BIT(i) (i & (1 << 26)) /* Immediate constant */
  36. #define LDST_P_BIT(i) (i & (1 << 24)) /* Preindex */
  37. #define LDST_U_BIT(i) (i & (1 << 23)) /* Add offset */
  38. #define LDST_W_BIT(i) (i & (1 << 21)) /* Writeback */
  39. #define LDST_L_BIT(i) (i & (1 << 20)) /* Load */
  40. #define LDST_P_EQ_U(i) ((((i) ^ ((i) >> 1)) & (1 << 23)) == 0)
  41. #define LDSTHD_I_BIT(i) (i & (1 << 22)) /* double/half-word immed */
  42. #define LDM_S_BIT(i) (i & (1 << 22)) /* write CPSR from SPSR */
  43. #define RN_BITS(i) ((i >> 16) & 15) /* Rn */
  44. #define RD_BITS(i) ((i >> 12) & 15) /* Rd */
  45. #define RM_BITS(i) (i & 15) /* Rm */
  46. #define REGMASK_BITS(i) (i & 0xffff)
  47. #define OFFSET_BITS(i) (i & 0x0fff)
  48. #define IS_SHIFT(i) (i & 0x0ff0)
  49. #define SHIFT_BITS(i) ((i >> 7) & 0x1f)
  50. #define SHIFT_TYPE(i) (i & 0x60)
  51. #define SHIFT_LSL 0x00
  52. #define SHIFT_LSR 0x20
  53. #define SHIFT_ASR 0x40
  54. #define SHIFT_RORRRX 0x60
  55. #define BAD_INSTR 0xdeadc0de
  56. /* Thumb-2 32 bit format per ARMv7 DDI0406A A6.3, either f800h,e800h,f800h */
  57. #define IS_T32(hi16) \
  58. (((hi16) & 0xe000) == 0xe000 && ((hi16) & 0x1800))
  59. static unsigned long ai_user;
  60. static unsigned long ai_sys;
  61. static unsigned long ai_skipped;
  62. static unsigned long ai_half;
  63. static unsigned long ai_word;
  64. static unsigned long ai_dword;
  65. static unsigned long ai_multi;
  66. static int ai_usermode;
  67. #define UM_WARN (1 << 0)
  68. #define UM_FIXUP (1 << 1)
  69. #define UM_SIGNAL (1 << 2)
  70. #ifdef CONFIG_PROC_FS
  71. static const char *usermode_action[] = {
  72. "ignored",
  73. "warn",
  74. "fixup",
  75. "fixup+warn",
  76. "signal",
  77. "signal+warn"
  78. };
  79. static int
  80. proc_alignment_read(char *page, char **start, off_t off, int count, int *eof,
  81. void *data)
  82. {
  83. char *p = page;
  84. int len;
  85. p += sprintf(p, "User:\t\t%lu\n", ai_user);
  86. p += sprintf(p, "System:\t\t%lu\n", ai_sys);
  87. p += sprintf(p, "Skipped:\t%lu\n", ai_skipped);
  88. p += sprintf(p, "Half:\t\t%lu\n", ai_half);
  89. p += sprintf(p, "Word:\t\t%lu\n", ai_word);
  90. if (cpu_architecture() >= CPU_ARCH_ARMv5TE)
  91. p += sprintf(p, "DWord:\t\t%lu\n", ai_dword);
  92. p += sprintf(p, "Multi:\t\t%lu\n", ai_multi);
  93. p += sprintf(p, "User faults:\t%i (%s)\n", ai_usermode,
  94. usermode_action[ai_usermode]);
  95. len = (p - page) - off;
  96. if (len < 0)
  97. len = 0;
  98. *eof = (len <= count) ? 1 : 0;
  99. *start = page + off;
  100. return len;
  101. }
  102. static int proc_alignment_write(struct file *file, const char __user *buffer,
  103. unsigned long count, void *data)
  104. {
  105. char mode;
  106. if (count > 0) {
  107. if (get_user(mode, buffer))
  108. return -EFAULT;
  109. if (mode >= '0' && mode <= '5')
  110. ai_usermode = mode - '0';
  111. }
  112. return count;
  113. }
  114. #endif /* CONFIG_PROC_FS */
  115. union offset_union {
  116. unsigned long un;
  117. signed long sn;
  118. };
  119. #define TYPE_ERROR 0
  120. #define TYPE_FAULT 1
  121. #define TYPE_LDST 2
  122. #define TYPE_DONE 3
  123. #ifdef __ARMEB__
  124. #define BE 1
  125. #define FIRST_BYTE_16 "mov %1, %1, ror #8\n"
  126. #define FIRST_BYTE_32 "mov %1, %1, ror #24\n"
  127. #define NEXT_BYTE "ror #24"
  128. #else
  129. #define BE 0
  130. #define FIRST_BYTE_16
  131. #define FIRST_BYTE_32
  132. #define NEXT_BYTE "lsr #8"
  133. #endif
  134. #define __get8_unaligned_check(ins,val,addr,err) \
  135. __asm__( \
  136. ARM( "1: "ins" %1, [%2], #1\n" ) \
  137. THUMB( "1: "ins" %1, [%2]\n" ) \
  138. THUMB( " add %2, %2, #1\n" ) \
  139. "2:\n" \
  140. " .section .fixup,\"ax\"\n" \
  141. " .align 2\n" \
  142. "3: mov %0, #1\n" \
  143. " b 2b\n" \
  144. " .previous\n" \
  145. " .section __ex_table,\"a\"\n" \
  146. " .align 3\n" \
  147. " .long 1b, 3b\n" \
  148. " .previous\n" \
  149. : "=r" (err), "=&r" (val), "=r" (addr) \
  150. : "0" (err), "2" (addr))
  151. #define __get16_unaligned_check(ins,val,addr) \
  152. do { \
  153. unsigned int err = 0, v, a = addr; \
  154. __get8_unaligned_check(ins,v,a,err); \
  155. val = v << ((BE) ? 8 : 0); \
  156. __get8_unaligned_check(ins,v,a,err); \
  157. val |= v << ((BE) ? 0 : 8); \
  158. if (err) \
  159. goto fault; \
  160. } while (0)
  161. #define get16_unaligned_check(val,addr) \
  162. __get16_unaligned_check("ldrb",val,addr)
  163. #define get16t_unaligned_check(val,addr) \
  164. __get16_unaligned_check("ldrbt",val,addr)
  165. #define __get32_unaligned_check(ins,val,addr) \
  166. do { \
  167. unsigned int err = 0, v, a = addr; \
  168. __get8_unaligned_check(ins,v,a,err); \
  169. val = v << ((BE) ? 24 : 0); \
  170. __get8_unaligned_check(ins,v,a,err); \
  171. val |= v << ((BE) ? 16 : 8); \
  172. __get8_unaligned_check(ins,v,a,err); \
  173. val |= v << ((BE) ? 8 : 16); \
  174. __get8_unaligned_check(ins,v,a,err); \
  175. val |= v << ((BE) ? 0 : 24); \
  176. if (err) \
  177. goto fault; \
  178. } while (0)
  179. #define get32_unaligned_check(val,addr) \
  180. __get32_unaligned_check("ldrb",val,addr)
  181. #define get32t_unaligned_check(val,addr) \
  182. __get32_unaligned_check("ldrbt",val,addr)
  183. #define __put16_unaligned_check(ins,val,addr) \
  184. do { \
  185. unsigned int err = 0, v = val, a = addr; \
  186. __asm__( FIRST_BYTE_16 \
  187. ARM( "1: "ins" %1, [%2], #1\n" ) \
  188. THUMB( "1: "ins" %1, [%2]\n" ) \
  189. THUMB( " add %2, %2, #1\n" ) \
  190. " mov %1, %1, "NEXT_BYTE"\n" \
  191. "2: "ins" %1, [%2]\n" \
  192. "3:\n" \
  193. " .section .fixup,\"ax\"\n" \
  194. " .align 2\n" \
  195. "4: mov %0, #1\n" \
  196. " b 3b\n" \
  197. " .previous\n" \
  198. " .section __ex_table,\"a\"\n" \
  199. " .align 3\n" \
  200. " .long 1b, 4b\n" \
  201. " .long 2b, 4b\n" \
  202. " .previous\n" \
  203. : "=r" (err), "=&r" (v), "=&r" (a) \
  204. : "0" (err), "1" (v), "2" (a)); \
  205. if (err) \
  206. goto fault; \
  207. } while (0)
  208. #define put16_unaligned_check(val,addr) \
  209. __put16_unaligned_check("strb",val,addr)
  210. #define put16t_unaligned_check(val,addr) \
  211. __put16_unaligned_check("strbt",val,addr)
  212. #define __put32_unaligned_check(ins,val,addr) \
  213. do { \
  214. unsigned int err = 0, v = val, a = addr; \
  215. __asm__( FIRST_BYTE_32 \
  216. ARM( "1: "ins" %1, [%2], #1\n" ) \
  217. THUMB( "1: "ins" %1, [%2]\n" ) \
  218. THUMB( " add %2, %2, #1\n" ) \
  219. " mov %1, %1, "NEXT_BYTE"\n" \
  220. ARM( "2: "ins" %1, [%2], #1\n" ) \
  221. THUMB( "2: "ins" %1, [%2]\n" ) \
  222. THUMB( " add %2, %2, #1\n" ) \
  223. " mov %1, %1, "NEXT_BYTE"\n" \
  224. ARM( "3: "ins" %1, [%2], #1\n" ) \
  225. THUMB( "3: "ins" %1, [%2]\n" ) \
  226. THUMB( " add %2, %2, #1\n" ) \
  227. " mov %1, %1, "NEXT_BYTE"\n" \
  228. "4: "ins" %1, [%2]\n" \
  229. "5:\n" \
  230. " .section .fixup,\"ax\"\n" \
  231. " .align 2\n" \
  232. "6: mov %0, #1\n" \
  233. " b 5b\n" \
  234. " .previous\n" \
  235. " .section __ex_table,\"a\"\n" \
  236. " .align 3\n" \
  237. " .long 1b, 6b\n" \
  238. " .long 2b, 6b\n" \
  239. " .long 3b, 6b\n" \
  240. " .long 4b, 6b\n" \
  241. " .previous\n" \
  242. : "=r" (err), "=&r" (v), "=&r" (a) \
  243. : "0" (err), "1" (v), "2" (a)); \
  244. if (err) \
  245. goto fault; \
  246. } while (0)
  247. #define put32_unaligned_check(val,addr) \
  248. __put32_unaligned_check("strb", val, addr)
  249. #define put32t_unaligned_check(val,addr) \
  250. __put32_unaligned_check("strbt", val, addr)
  251. static void
  252. do_alignment_finish_ldst(unsigned long addr, unsigned long instr, struct pt_regs *regs, union offset_union offset)
  253. {
  254. if (!LDST_U_BIT(instr))
  255. offset.un = -offset.un;
  256. if (!LDST_P_BIT(instr))
  257. addr += offset.un;
  258. if (!LDST_P_BIT(instr) || LDST_W_BIT(instr))
  259. regs->uregs[RN_BITS(instr)] = addr;
  260. }
  261. static int
  262. do_alignment_ldrhstrh(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  263. {
  264. unsigned int rd = RD_BITS(instr);
  265. ai_half += 1;
  266. if (user_mode(regs))
  267. goto user;
  268. if (LDST_L_BIT(instr)) {
  269. unsigned long val;
  270. get16_unaligned_check(val, addr);
  271. /* signed half-word? */
  272. if (instr & 0x40)
  273. val = (signed long)((signed short) val);
  274. regs->uregs[rd] = val;
  275. } else
  276. put16_unaligned_check(regs->uregs[rd], addr);
  277. return TYPE_LDST;
  278. user:
  279. if (LDST_L_BIT(instr)) {
  280. unsigned long val;
  281. get16t_unaligned_check(val, addr);
  282. /* signed half-word? */
  283. if (instr & 0x40)
  284. val = (signed long)((signed short) val);
  285. regs->uregs[rd] = val;
  286. } else
  287. put16t_unaligned_check(regs->uregs[rd], addr);
  288. return TYPE_LDST;
  289. fault:
  290. return TYPE_FAULT;
  291. }
  292. static int
  293. do_alignment_ldrdstrd(unsigned long addr, unsigned long instr,
  294. struct pt_regs *regs)
  295. {
  296. unsigned int rd = RD_BITS(instr);
  297. unsigned int rd2;
  298. int load;
  299. if ((instr & 0xfe000000) == 0xe8000000) {
  300. /* ARMv7 Thumb-2 32-bit LDRD/STRD */
  301. rd2 = (instr >> 8) & 0xf;
  302. load = !!(LDST_L_BIT(instr));
  303. } else if (((rd & 1) == 1) || (rd == 14))
  304. goto bad;
  305. else {
  306. load = ((instr & 0xf0) == 0xd0);
  307. rd2 = rd + 1;
  308. }
  309. ai_dword += 1;
  310. if (user_mode(regs))
  311. goto user;
  312. if (load) {
  313. unsigned long val;
  314. get32_unaligned_check(val, addr);
  315. regs->uregs[rd] = val;
  316. get32_unaligned_check(val, addr + 4);
  317. regs->uregs[rd2] = val;
  318. } else {
  319. put32_unaligned_check(regs->uregs[rd], addr);
  320. put32_unaligned_check(regs->uregs[rd2], addr + 4);
  321. }
  322. return TYPE_LDST;
  323. user:
  324. if (load) {
  325. unsigned long val;
  326. get32t_unaligned_check(val, addr);
  327. regs->uregs[rd] = val;
  328. get32t_unaligned_check(val, addr + 4);
  329. regs->uregs[rd2] = val;
  330. } else {
  331. put32t_unaligned_check(regs->uregs[rd], addr);
  332. put32t_unaligned_check(regs->uregs[rd2], addr + 4);
  333. }
  334. return TYPE_LDST;
  335. bad:
  336. return TYPE_ERROR;
  337. fault:
  338. return TYPE_FAULT;
  339. }
  340. static int
  341. do_alignment_ldrstr(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  342. {
  343. unsigned int rd = RD_BITS(instr);
  344. ai_word += 1;
  345. if ((!LDST_P_BIT(instr) && LDST_W_BIT(instr)) || user_mode(regs))
  346. goto trans;
  347. if (LDST_L_BIT(instr)) {
  348. unsigned int val;
  349. get32_unaligned_check(val, addr);
  350. regs->uregs[rd] = val;
  351. } else
  352. put32_unaligned_check(regs->uregs[rd], addr);
  353. return TYPE_LDST;
  354. trans:
  355. if (LDST_L_BIT(instr)) {
  356. unsigned int val;
  357. get32t_unaligned_check(val, addr);
  358. regs->uregs[rd] = val;
  359. } else
  360. put32t_unaligned_check(regs->uregs[rd], addr);
  361. return TYPE_LDST;
  362. fault:
  363. return TYPE_FAULT;
  364. }
  365. /*
  366. * LDM/STM alignment handler.
  367. *
  368. * There are 4 variants of this instruction:
  369. *
  370. * B = rn pointer before instruction, A = rn pointer after instruction
  371. * ------ increasing address ----->
  372. * | | r0 | r1 | ... | rx | |
  373. * PU = 01 B A
  374. * PU = 11 B A
  375. * PU = 00 A B
  376. * PU = 10 A B
  377. */
  378. static int
  379. do_alignment_ldmstm(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  380. {
  381. unsigned int rd, rn, correction, nr_regs, regbits;
  382. unsigned long eaddr, newaddr;
  383. if (LDM_S_BIT(instr))
  384. goto bad;
  385. correction = 4; /* processor implementation defined */
  386. regs->ARM_pc += correction;
  387. ai_multi += 1;
  388. /* count the number of registers in the mask to be transferred */
  389. nr_regs = hweight16(REGMASK_BITS(instr)) * 4;
  390. rn = RN_BITS(instr);
  391. newaddr = eaddr = regs->uregs[rn];
  392. if (!LDST_U_BIT(instr))
  393. nr_regs = -nr_regs;
  394. newaddr += nr_regs;
  395. if (!LDST_U_BIT(instr))
  396. eaddr = newaddr;
  397. if (LDST_P_EQ_U(instr)) /* U = P */
  398. eaddr += 4;
  399. /*
  400. * For alignment faults on the ARM922T/ARM920T the MMU makes
  401. * the FSR (and hence addr) equal to the updated base address
  402. * of the multiple access rather than the restored value.
  403. * Switch this message off if we've got a ARM92[02], otherwise
  404. * [ls]dm alignment faults are noisy!
  405. */
  406. #if !(defined CONFIG_CPU_ARM922T) && !(defined CONFIG_CPU_ARM920T)
  407. /*
  408. * This is a "hint" - we already have eaddr worked out by the
  409. * processor for us.
  410. */
  411. if (addr != eaddr) {
  412. printk(KERN_ERR "LDMSTM: PC = %08lx, instr = %08lx, "
  413. "addr = %08lx, eaddr = %08lx\n",
  414. instruction_pointer(regs), instr, addr, eaddr);
  415. show_regs(regs);
  416. }
  417. #endif
  418. if (user_mode(regs)) {
  419. for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
  420. regbits >>= 1, rd += 1)
  421. if (regbits & 1) {
  422. if (LDST_L_BIT(instr)) {
  423. unsigned int val;
  424. get32t_unaligned_check(val, eaddr);
  425. regs->uregs[rd] = val;
  426. } else
  427. put32t_unaligned_check(regs->uregs[rd], eaddr);
  428. eaddr += 4;
  429. }
  430. } else {
  431. for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
  432. regbits >>= 1, rd += 1)
  433. if (regbits & 1) {
  434. if (LDST_L_BIT(instr)) {
  435. unsigned int val;
  436. get32_unaligned_check(val, eaddr);
  437. regs->uregs[rd] = val;
  438. } else
  439. put32_unaligned_check(regs->uregs[rd], eaddr);
  440. eaddr += 4;
  441. }
  442. }
  443. if (LDST_W_BIT(instr))
  444. regs->uregs[rn] = newaddr;
  445. if (!LDST_L_BIT(instr) || !(REGMASK_BITS(instr) & (1 << 15)))
  446. regs->ARM_pc -= correction;
  447. return TYPE_DONE;
  448. fault:
  449. regs->ARM_pc -= correction;
  450. return TYPE_FAULT;
  451. bad:
  452. printk(KERN_ERR "Alignment trap: not handling ldm with s-bit set\n");
  453. return TYPE_ERROR;
  454. }
  455. /*
  456. * Convert Thumb ld/st instruction forms to equivalent ARM instructions so
  457. * we can reuse ARM userland alignment fault fixups for Thumb.
  458. *
  459. * This implementation was initially based on the algorithm found in
  460. * gdb/sim/arm/thumbemu.c. It is basically just a code reduction of same
  461. * to convert only Thumb ld/st instruction forms to equivalent ARM forms.
  462. *
  463. * NOTES:
  464. * 1. Comments below refer to ARM ARM DDI0100E Thumb Instruction sections.
  465. * 2. If for some reason we're passed an non-ld/st Thumb instruction to
  466. * decode, we return 0xdeadc0de. This should never happen under normal
  467. * circumstances but if it does, we've got other problems to deal with
  468. * elsewhere and we obviously can't fix those problems here.
  469. */
  470. static unsigned long
  471. thumb2arm(u16 tinstr)
  472. {
  473. u32 L = (tinstr & (1<<11)) >> 11;
  474. switch ((tinstr & 0xf800) >> 11) {
  475. /* 6.5.1 Format 1: */
  476. case 0x6000 >> 11: /* 7.1.52 STR(1) */
  477. case 0x6800 >> 11: /* 7.1.26 LDR(1) */
  478. case 0x7000 >> 11: /* 7.1.55 STRB(1) */
  479. case 0x7800 >> 11: /* 7.1.30 LDRB(1) */
  480. return 0xe5800000 |
  481. ((tinstr & (1<<12)) << (22-12)) | /* fixup */
  482. (L<<20) | /* L==1? */
  483. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  484. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  485. ((tinstr & (31<<6)) >> /* immed_5 */
  486. (6 - ((tinstr & (1<<12)) ? 0 : 2)));
  487. case 0x8000 >> 11: /* 7.1.57 STRH(1) */
  488. case 0x8800 >> 11: /* 7.1.32 LDRH(1) */
  489. return 0xe1c000b0 |
  490. (L<<20) | /* L==1? */
  491. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  492. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  493. ((tinstr & (7<<6)) >> (6-1)) | /* immed_5[2:0] */
  494. ((tinstr & (3<<9)) >> (9-8)); /* immed_5[4:3] */
  495. /* 6.5.1 Format 2: */
  496. case 0x5000 >> 11:
  497. case 0x5800 >> 11:
  498. {
  499. static const u32 subset[8] = {
  500. 0xe7800000, /* 7.1.53 STR(2) */
  501. 0xe18000b0, /* 7.1.58 STRH(2) */
  502. 0xe7c00000, /* 7.1.56 STRB(2) */
  503. 0xe19000d0, /* 7.1.34 LDRSB */
  504. 0xe7900000, /* 7.1.27 LDR(2) */
  505. 0xe19000b0, /* 7.1.33 LDRH(2) */
  506. 0xe7d00000, /* 7.1.31 LDRB(2) */
  507. 0xe19000f0 /* 7.1.35 LDRSH */
  508. };
  509. return subset[(tinstr & (7<<9)) >> 9] |
  510. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  511. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  512. ((tinstr & (7<<6)) >> (6-0)); /* Rm */
  513. }
  514. /* 6.5.1 Format 3: */
  515. case 0x4800 >> 11: /* 7.1.28 LDR(3) */
  516. /* NOTE: This case is not technically possible. We're
  517. * loading 32-bit memory data via PC relative
  518. * addressing mode. So we can and should eliminate
  519. * this case. But I'll leave it here for now.
  520. */
  521. return 0xe59f0000 |
  522. ((tinstr & (7<<8)) << (12-8)) | /* Rd */
  523. ((tinstr & 255) << (2-0)); /* immed_8 */
  524. /* 6.5.1 Format 4: */
  525. case 0x9000 >> 11: /* 7.1.54 STR(3) */
  526. case 0x9800 >> 11: /* 7.1.29 LDR(4) */
  527. return 0xe58d0000 |
  528. (L<<20) | /* L==1? */
  529. ((tinstr & (7<<8)) << (12-8)) | /* Rd */
  530. ((tinstr & 255) << 2); /* immed_8 */
  531. /* 6.6.1 Format 1: */
  532. case 0xc000 >> 11: /* 7.1.51 STMIA */
  533. case 0xc800 >> 11: /* 7.1.25 LDMIA */
  534. {
  535. u32 Rn = (tinstr & (7<<8)) >> 8;
  536. u32 W = ((L<<Rn) & (tinstr&255)) ? 0 : 1<<21;
  537. return 0xe8800000 | W | (L<<20) | (Rn<<16) |
  538. (tinstr&255);
  539. }
  540. /* 6.6.1 Format 2: */
  541. case 0xb000 >> 11: /* 7.1.48 PUSH */
  542. case 0xb800 >> 11: /* 7.1.47 POP */
  543. if ((tinstr & (3 << 9)) == 0x0400) {
  544. static const u32 subset[4] = {
  545. 0xe92d0000, /* STMDB sp!,{registers} */
  546. 0xe92d4000, /* STMDB sp!,{registers,lr} */
  547. 0xe8bd0000, /* LDMIA sp!,{registers} */
  548. 0xe8bd8000 /* LDMIA sp!,{registers,pc} */
  549. };
  550. return subset[(L<<1) | ((tinstr & (1<<8)) >> 8)] |
  551. (tinstr & 255); /* register_list */
  552. }
  553. /* Else fall through for illegal instruction case */
  554. default:
  555. return BAD_INSTR;
  556. }
  557. }
  558. /*
  559. * Convert Thumb-2 32 bit LDM, STM, LDRD, STRD to equivalent instruction
  560. * handlable by ARM alignment handler, also find the corresponding handler,
  561. * so that we can reuse ARM userland alignment fault fixups for Thumb.
  562. *
  563. * @pinstr: original Thumb-2 instruction; returns new handlable instruction
  564. * @regs: register context.
  565. * @poffset: return offset from faulted addr for later writeback
  566. *
  567. * NOTES:
  568. * 1. Comments below refer to ARMv7 DDI0406A Thumb Instruction sections.
  569. * 2. Register name Rt from ARMv7 is same as Rd from ARMv6 (Rd is Rt)
  570. */
  571. static void *
  572. do_alignment_t32_to_handler(unsigned long *pinstr, struct pt_regs *regs,
  573. union offset_union *poffset)
  574. {
  575. unsigned long instr = *pinstr;
  576. u16 tinst1 = (instr >> 16) & 0xffff;
  577. u16 tinst2 = instr & 0xffff;
  578. poffset->un = 0;
  579. switch (tinst1 & 0xffe0) {
  580. /* A6.3.5 Load/Store multiple */
  581. case 0xe880: /* STM/STMIA/STMEA,LDM/LDMIA, PUSH/POP T2 */
  582. case 0xe8a0: /* ...above writeback version */
  583. case 0xe900: /* STMDB/STMFD, LDMDB/LDMEA */
  584. case 0xe920: /* ...above writeback version */
  585. /* no need offset decision since handler calculates it */
  586. return do_alignment_ldmstm;
  587. case 0xf840: /* POP/PUSH T3 (single register) */
  588. if (RN_BITS(instr) == 13 && (tinst2 & 0x09ff) == 0x0904) {
  589. u32 L = !!(LDST_L_BIT(instr));
  590. const u32 subset[2] = {
  591. 0xe92d0000, /* STMDB sp!,{registers} */
  592. 0xe8bd0000, /* LDMIA sp!,{registers} */
  593. };
  594. *pinstr = subset[L] | (1<<RD_BITS(instr));
  595. return do_alignment_ldmstm;
  596. }
  597. /* Else fall through for illegal instruction case */
  598. break;
  599. /* A6.3.6 Load/store double, STRD/LDRD(immed, lit, reg) */
  600. case 0xe860:
  601. case 0xe960:
  602. case 0xe8e0:
  603. case 0xe9e0:
  604. poffset->un = (tinst2 & 0xff) << 2;
  605. case 0xe940:
  606. case 0xe9c0:
  607. return do_alignment_ldrdstrd;
  608. /*
  609. * No need to handle load/store instructions up to word size
  610. * since ARMv6 and later CPUs can perform unaligned accesses.
  611. */
  612. default:
  613. break;
  614. }
  615. return NULL;
  616. }
  617. static int
  618. do_alignment(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  619. {
  620. union offset_union offset;
  621. unsigned long instr = 0, instrptr;
  622. int (*handler)(unsigned long addr, unsigned long instr, struct pt_regs *regs);
  623. unsigned int type;
  624. mm_segment_t fs;
  625. unsigned int fault;
  626. u16 tinstr = 0;
  627. int isize = 4;
  628. int thumb2_32b = 0;
  629. instrptr = instruction_pointer(regs);
  630. fs = get_fs();
  631. set_fs(KERNEL_DS);
  632. if (thumb_mode(regs)) {
  633. fault = __get_user(tinstr, (u16 *)(instrptr & ~1));
  634. if (!fault) {
  635. if (cpu_architecture() >= CPU_ARCH_ARMv7 &&
  636. IS_T32(tinstr)) {
  637. /* Thumb-2 32-bit */
  638. u16 tinst2 = 0;
  639. fault = __get_user(tinst2, (u16 *)(instrptr+2));
  640. instr = (tinstr << 16) | tinst2;
  641. thumb2_32b = 1;
  642. } else {
  643. isize = 2;
  644. instr = thumb2arm(tinstr);
  645. }
  646. }
  647. } else
  648. fault = __get_user(instr, (u32 *)instrptr);
  649. set_fs(fs);
  650. if (fault) {
  651. type = TYPE_FAULT;
  652. goto bad_or_fault;
  653. }
  654. if (user_mode(regs))
  655. goto user;
  656. ai_sys += 1;
  657. fixup:
  658. regs->ARM_pc += isize;
  659. switch (CODING_BITS(instr)) {
  660. case 0x00000000: /* 3.13.4 load/store instruction extensions */
  661. if (LDSTHD_I_BIT(instr))
  662. offset.un = (instr & 0xf00) >> 4 | (instr & 15);
  663. else
  664. offset.un = regs->uregs[RM_BITS(instr)];
  665. if ((instr & 0x000000f0) == 0x000000b0 || /* LDRH, STRH */
  666. (instr & 0x001000f0) == 0x001000f0) /* LDRSH */
  667. handler = do_alignment_ldrhstrh;
  668. else if ((instr & 0x001000f0) == 0x000000d0 || /* LDRD */
  669. (instr & 0x001000f0) == 0x000000f0) /* STRD */
  670. handler = do_alignment_ldrdstrd;
  671. else if ((instr & 0x01f00ff0) == 0x01000090) /* SWP */
  672. goto swp;
  673. else
  674. goto bad;
  675. break;
  676. case 0x04000000: /* ldr or str immediate */
  677. offset.un = OFFSET_BITS(instr);
  678. handler = do_alignment_ldrstr;
  679. break;
  680. case 0x06000000: /* ldr or str register */
  681. offset.un = regs->uregs[RM_BITS(instr)];
  682. if (IS_SHIFT(instr)) {
  683. unsigned int shiftval = SHIFT_BITS(instr);
  684. switch(SHIFT_TYPE(instr)) {
  685. case SHIFT_LSL:
  686. offset.un <<= shiftval;
  687. break;
  688. case SHIFT_LSR:
  689. offset.un >>= shiftval;
  690. break;
  691. case SHIFT_ASR:
  692. offset.sn >>= shiftval;
  693. break;
  694. case SHIFT_RORRRX:
  695. if (shiftval == 0) {
  696. offset.un >>= 1;
  697. if (regs->ARM_cpsr & PSR_C_BIT)
  698. offset.un |= 1 << 31;
  699. } else
  700. offset.un = offset.un >> shiftval |
  701. offset.un << (32 - shiftval);
  702. break;
  703. }
  704. }
  705. handler = do_alignment_ldrstr;
  706. break;
  707. case 0x08000000: /* ldm or stm, or thumb-2 32bit instruction */
  708. if (thumb2_32b)
  709. handler = do_alignment_t32_to_handler(&instr, regs, &offset);
  710. else
  711. handler = do_alignment_ldmstm;
  712. break;
  713. default:
  714. goto bad;
  715. }
  716. if (!handler)
  717. goto bad;
  718. type = handler(addr, instr, regs);
  719. if (type == TYPE_ERROR || type == TYPE_FAULT) {
  720. regs->ARM_pc -= isize;
  721. goto bad_or_fault;
  722. }
  723. if (type == TYPE_LDST)
  724. do_alignment_finish_ldst(addr, instr, regs, offset);
  725. return 0;
  726. bad_or_fault:
  727. if (type == TYPE_ERROR)
  728. goto bad;
  729. /*
  730. * We got a fault - fix it up, or die.
  731. */
  732. do_bad_area(addr, fsr, regs);
  733. return 0;
  734. swp:
  735. printk(KERN_ERR "Alignment trap: not handling swp instruction\n");
  736. bad:
  737. /*
  738. * Oops, we didn't handle the instruction.
  739. */
  740. printk(KERN_ERR "Alignment trap: not handling instruction "
  741. "%0*lx at [<%08lx>]\n",
  742. isize << 1,
  743. isize == 2 ? tinstr : instr, instrptr);
  744. ai_skipped += 1;
  745. return 1;
  746. user:
  747. ai_user += 1;
  748. if (ai_usermode & UM_WARN)
  749. printk("Alignment trap: %s (%d) PC=0x%08lx Instr=0x%0*lx "
  750. "Address=0x%08lx FSR 0x%03x\n", current->comm,
  751. task_pid_nr(current), instrptr,
  752. isize << 1,
  753. isize == 2 ? tinstr : instr,
  754. addr, fsr);
  755. if (ai_usermode & UM_FIXUP)
  756. goto fixup;
  757. if (ai_usermode & UM_SIGNAL)
  758. force_sig(SIGBUS, current);
  759. else
  760. set_cr(cr_no_alignment);
  761. return 0;
  762. }
  763. /*
  764. * This needs to be done after sysctl_init, otherwise sys/ will be
  765. * overwritten. Actually, this shouldn't be in sys/ at all since
  766. * it isn't a sysctl, and it doesn't contain sysctl information.
  767. * We now locate it in /proc/cpu/alignment instead.
  768. */
  769. static int __init alignment_init(void)
  770. {
  771. #ifdef CONFIG_PROC_FS
  772. struct proc_dir_entry *res;
  773. res = proc_mkdir("cpu", NULL);
  774. if (!res)
  775. return -ENOMEM;
  776. res = create_proc_entry("alignment", S_IWUSR | S_IRUGO, res);
  777. if (!res)
  778. return -ENOMEM;
  779. res->read_proc = proc_alignment_read;
  780. res->write_proc = proc_alignment_write;
  781. #endif
  782. /*
  783. * ARMv6 and later CPUs can perform unaligned accesses for
  784. * most single load and store instructions up to word size.
  785. * LDM, STM, LDRD and STRD still need to be handled.
  786. *
  787. * Ignoring the alignment fault is not an option on these
  788. * CPUs since we spin re-faulting the instruction without
  789. * making any progress.
  790. */
  791. if (cpu_architecture() >= CPU_ARCH_ARMv6 && (cr_alignment & CR_U)) {
  792. cr_alignment &= ~CR_A;
  793. cr_no_alignment &= ~CR_A;
  794. set_cr(cr_alignment);
  795. ai_usermode = UM_FIXUP;
  796. }
  797. hook_fault_code(1, do_alignment, SIGILL, "alignment exception");
  798. hook_fault_code(3, do_alignment, SIGILL, "alignment exception");
  799. return 0;
  800. }
  801. fs_initcall(alignment_init);