regs-intc.h 1.6 KB

12345678910111213141516171819202122232425262728293031323334
  1. #ifndef __ASM_MACH_REGS_INTC_H
  2. #define __ASM_MACH_REGS_INTC_H
  3. #include <mach/hardware.h>
  4. /*
  5. * Interrupt Controller
  6. */
  7. #define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */
  8. #define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */
  9. #define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */
  10. #define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */
  11. #define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */
  12. #define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register */
  13. #define ICHP __REG(0x40D00018) /* Interrupt Controller Highest Priority Register */
  14. #define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
  15. #define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
  16. #define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
  17. #define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
  18. #define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
  19. #define ICIP3 __REG(0x40D00130) /* Interrupt Controller IRQ Pending Register 3 */
  20. #define ICMR3 __REG(0x40D00134) /* Interrupt Controller Mask Register 3 */
  21. #define ICLR3 __REG(0x40D00138) /* Interrupt Controller Level Register 3 */
  22. #define ICFP3 __REG(0x40D0013C) /* Interrupt Controller FIQ Pending Register 3 */
  23. #define ICPR3 __REG(0x40D00140) /* Interrupt Controller Pending Register 3 */
  24. #define IPR(x) __REG(0x40D0001C + (x < 32 ? (x << 2) \
  25. : (x < 64 ? (0x94 + ((x - 32) << 2)) \
  26. : (0x128 + ((x - 64) << 2)))))
  27. #endif /* __ASM_MACH_REGS_INTC_H */