irqs.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * arch/arm/mach-pxa/include/mach/irqs.h
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_MACH_IRQS_H
  13. #define __ASM_MACH_IRQS_H
  14. #ifdef CONFIG_PXA_HAVE_ISA_IRQS
  15. #define PXA_ISA_IRQ(x) (x)
  16. #define PXA_ISA_IRQ_NUM (16)
  17. #else
  18. #define PXA_ISA_IRQ_NUM (0)
  19. #endif
  20. #define PXA_IRQ(x) (PXA_ISA_IRQ_NUM + (x))
  21. #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
  22. #define IRQ_SSP3 PXA_IRQ(0) /* SSP3 service request */
  23. #define IRQ_MSL PXA_IRQ(1) /* MSL Interface interrupt */
  24. #define IRQ_USBH2 PXA_IRQ(2) /* USB Host interrupt 1 (OHCI) */
  25. #define IRQ_USBH1 PXA_IRQ(3) /* USB Host interrupt 2 (non-OHCI) */
  26. #define IRQ_KEYPAD PXA_IRQ(4) /* Key pad controller */
  27. #define IRQ_MEMSTK PXA_IRQ(5) /* Memory Stick interrupt */
  28. #define IRQ_PWRI2C PXA_IRQ(6) /* Power I2C interrupt */
  29. #endif
  30. #define IRQ_HWUART PXA_IRQ(7) /* HWUART Transmit/Receive/Error (PXA26x) */
  31. #define IRQ_OST_4_11 PXA_IRQ(7) /* OS timer 4-11 matches (PXA27x) */
  32. #define IRQ_GPIO0 PXA_IRQ(8) /* GPIO0 Edge Detect */
  33. #define IRQ_GPIO1 PXA_IRQ(9) /* GPIO1 Edge Detect */
  34. #define IRQ_GPIO_2_x PXA_IRQ(10) /* GPIO[2-x] Edge Detect */
  35. #define IRQ_USB PXA_IRQ(11) /* USB Service */
  36. #define IRQ_PMU PXA_IRQ(12) /* Performance Monitoring Unit */
  37. #define IRQ_I2S PXA_IRQ(13) /* I2S Interrupt */
  38. #define IRQ_AC97 PXA_IRQ(14) /* AC97 Interrupt */
  39. #define IRQ_ASSP PXA_IRQ(15) /* Audio SSP Service Request (PXA25x) */
  40. #define IRQ_USIM PXA_IRQ(15) /* Smart Card interface interrupt (PXA27x) */
  41. #define IRQ_NSSP PXA_IRQ(16) /* Network SSP Service Request (PXA25x) */
  42. #define IRQ_SSP2 PXA_IRQ(16) /* SSP2 interrupt (PXA27x) */
  43. #define IRQ_LCD PXA_IRQ(17) /* LCD Controller Service Request */
  44. #define IRQ_I2C PXA_IRQ(18) /* I2C Service Request */
  45. #define IRQ_ICP PXA_IRQ(19) /* ICP Transmit/Receive/Error */
  46. #define IRQ_STUART PXA_IRQ(20) /* STUART Transmit/Receive/Error */
  47. #define IRQ_BTUART PXA_IRQ(21) /* BTUART Transmit/Receive/Error */
  48. #define IRQ_FFUART PXA_IRQ(22) /* FFUART Transmit/Receive/Error*/
  49. #define IRQ_MMC PXA_IRQ(23) /* MMC Status/Error Detection */
  50. #define IRQ_SSP PXA_IRQ(24) /* SSP Service Request */
  51. #define IRQ_DMA PXA_IRQ(25) /* DMA Channel Service Request */
  52. #define IRQ_OST0 PXA_IRQ(26) /* OS Timer match 0 */
  53. #define IRQ_OST1 PXA_IRQ(27) /* OS Timer match 1 */
  54. #define IRQ_OST2 PXA_IRQ(28) /* OS Timer match 2 */
  55. #define IRQ_OST3 PXA_IRQ(29) /* OS Timer match 3 */
  56. #define IRQ_RTC1Hz PXA_IRQ(30) /* RTC HZ Clock Tick */
  57. #define IRQ_RTCAlrm PXA_IRQ(31) /* RTC Alarm */
  58. #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
  59. #define IRQ_TPM PXA_IRQ(32) /* TPM interrupt */
  60. #define IRQ_CAMERA PXA_IRQ(33) /* Camera Interface */
  61. #endif
  62. #ifdef CONFIG_PXA3xx
  63. #define IRQ_SSP4 PXA_IRQ(13) /* SSP4 service request */
  64. #define IRQ_CIR PXA_IRQ(34) /* Consumer IR */
  65. #define IRQ_COMM_WDT PXA_IRQ(35) /* Comm WDT interrupt */
  66. #define IRQ_TSI PXA_IRQ(36) /* Touch Screen Interface (PXA320) */
  67. #define IRQ_USIM2 PXA_IRQ(38) /* USIM2 Controller */
  68. #define IRQ_GCU PXA_IRQ(39) /* Graphics Controller */
  69. #define IRQ_MMC2 PXA_IRQ(41) /* MMC2 Controller */
  70. #define IRQ_1WIRE PXA_IRQ(44) /* 1-Wire Controller */
  71. #define IRQ_NAND PXA_IRQ(45) /* NAND Controller */
  72. #define IRQ_USB2 PXA_IRQ(46) /* USB 2.0 Device Controller */
  73. #define IRQ_WAKEUP0 PXA_IRQ(49) /* EXT_WAKEUP0 */
  74. #define IRQ_WAKEUP1 PXA_IRQ(50) /* EXT_WAKEUP1 */
  75. #define IRQ_DMEMC PXA_IRQ(51) /* Dynamic Memory Controller */
  76. #define IRQ_MMC3 PXA_IRQ(55) /* MMC3 Controller (PXA310) */
  77. #endif
  78. #ifdef CONFIG_CPU_PXA935
  79. #define IRQ_U2O PXA_IRQ(64) /* USB OTG 2.0 Controller (PXA935) */
  80. #define IRQ_U2H PXA_IRQ(65) /* USB Host 2.0 Controller (PXA935) */
  81. #define IRQ_MMC3_PXA935 PXA_IRQ(72) /* MMC3 Controller (PXA935) */
  82. #define IRQ_MMC4_PXA935 PXA_IRQ(73) /* MMC4 Controller (PXA935) */
  83. #define IRQ_MMC5_PXA935 PXA_IRQ(74) /* MMC5 Controller (PXA935) */
  84. #define IRQ_U2P PXA_IRQ(93) /* USB PHY D+/D- Lines (PXA935) */
  85. #endif
  86. #ifdef CONFIG_CPU_PXA930
  87. #define IRQ_ENHROT PXA_IRQ(37) /* Enhanced Rotary (PXA930) */
  88. #define IRQ_ACIPC0 PXA_IRQ(5)
  89. #define IRQ_ACIPC1 PXA_IRQ(40)
  90. #define IRQ_ACIPC2 PXA_IRQ(19)
  91. #define IRQ_TRKBALL PXA_IRQ(43) /* Track Ball */
  92. #endif
  93. #ifdef CONFIG_CPU_PXA950
  94. #define IRQ_GC500 PXA_IRQ(70) /* Graphics Controller (PXA950) */
  95. #endif
  96. #define PXA_GPIO_IRQ_BASE PXA_IRQ(96)
  97. #define PXA_GPIO_IRQ_NUM (192)
  98. #define GPIO_2_x_TO_IRQ(x) (PXA_GPIO_IRQ_BASE + (x))
  99. #define IRQ_GPIO(x) (((x) < 2) ? (IRQ_GPIO0 + (x)) : GPIO_2_x_TO_IRQ(x))
  100. #define IRQ_TO_GPIO_2_x(i) ((i) - PXA_GPIO_IRQ_BASE)
  101. #define IRQ_TO_GPIO(i) (((i) < IRQ_GPIO(2)) ? ((i) - IRQ_GPIO0) : IRQ_TO_GPIO_2_x(i))
  102. /*
  103. * The following interrupts are for board specific purposes. Since
  104. * the kernel can only run on one machine at a time, we can re-use
  105. * these. There will be 16 IRQs by default. If it is not enough,
  106. * IRQ_BOARD_END is allowed be customized for each board, but keep
  107. * the numbers within sensible limits and in descending order, so
  108. * when multiple config options are selected, the maximum will be
  109. * used.
  110. */
  111. #define IRQ_BOARD_START (PXA_GPIO_IRQ_BASE + PXA_GPIO_IRQ_NUM)
  112. #if defined(CONFIG_MACH_H4700)
  113. #define IRQ_BOARD_END (IRQ_BOARD_START + 70)
  114. #elif defined(CONFIG_MACH_ZYLONITE)
  115. #define IRQ_BOARD_END (IRQ_BOARD_START + 32)
  116. #elif defined(CONFIG_PXA_EZX)
  117. #define IRQ_BOARD_END (IRQ_BOARD_START + 23)
  118. #else
  119. #define IRQ_BOARD_END (IRQ_BOARD_START + 16)
  120. #endif
  121. #define IRQ_SA1111_START (IRQ_BOARD_END)
  122. #define IRQ_GPAIN0 (IRQ_BOARD_END + 0)
  123. #define IRQ_GPAIN1 (IRQ_BOARD_END + 1)
  124. #define IRQ_GPAIN2 (IRQ_BOARD_END + 2)
  125. #define IRQ_GPAIN3 (IRQ_BOARD_END + 3)
  126. #define IRQ_GPBIN0 (IRQ_BOARD_END + 4)
  127. #define IRQ_GPBIN1 (IRQ_BOARD_END + 5)
  128. #define IRQ_GPBIN2 (IRQ_BOARD_END + 6)
  129. #define IRQ_GPBIN3 (IRQ_BOARD_END + 7)
  130. #define IRQ_GPBIN4 (IRQ_BOARD_END + 8)
  131. #define IRQ_GPBIN5 (IRQ_BOARD_END + 9)
  132. #define IRQ_GPCIN0 (IRQ_BOARD_END + 10)
  133. #define IRQ_GPCIN1 (IRQ_BOARD_END + 11)
  134. #define IRQ_GPCIN2 (IRQ_BOARD_END + 12)
  135. #define IRQ_GPCIN3 (IRQ_BOARD_END + 13)
  136. #define IRQ_GPCIN4 (IRQ_BOARD_END + 14)
  137. #define IRQ_GPCIN5 (IRQ_BOARD_END + 15)
  138. #define IRQ_GPCIN6 (IRQ_BOARD_END + 16)
  139. #define IRQ_GPCIN7 (IRQ_BOARD_END + 17)
  140. #define IRQ_MSTXINT (IRQ_BOARD_END + 18)
  141. #define IRQ_MSRXINT (IRQ_BOARD_END + 19)
  142. #define IRQ_MSSTOPERRINT (IRQ_BOARD_END + 20)
  143. #define IRQ_TPTXINT (IRQ_BOARD_END + 21)
  144. #define IRQ_TPRXINT (IRQ_BOARD_END + 22)
  145. #define IRQ_TPSTOPERRINT (IRQ_BOARD_END + 23)
  146. #define SSPXMTINT (IRQ_BOARD_END + 24)
  147. #define SSPRCVINT (IRQ_BOARD_END + 25)
  148. #define SSPROR (IRQ_BOARD_END + 26)
  149. #define AUDXMTDMADONEA (IRQ_BOARD_END + 32)
  150. #define AUDRCVDMADONEA (IRQ_BOARD_END + 33)
  151. #define AUDXMTDMADONEB (IRQ_BOARD_END + 34)
  152. #define AUDRCVDMADONEB (IRQ_BOARD_END + 35)
  153. #define AUDTFSR (IRQ_BOARD_END + 36)
  154. #define AUDRFSR (IRQ_BOARD_END + 37)
  155. #define AUDTUR (IRQ_BOARD_END + 38)
  156. #define AUDROR (IRQ_BOARD_END + 39)
  157. #define AUDDTS (IRQ_BOARD_END + 40)
  158. #define AUDRDD (IRQ_BOARD_END + 41)
  159. #define AUDSTO (IRQ_BOARD_END + 42)
  160. #define IRQ_USBPWR (IRQ_BOARD_END + 43)
  161. #define IRQ_HCIM (IRQ_BOARD_END + 44)
  162. #define IRQ_HCIBUFFACC (IRQ_BOARD_END + 45)
  163. #define IRQ_HCIRMTWKP (IRQ_BOARD_END + 46)
  164. #define IRQ_NHCIMFCIR (IRQ_BOARD_END + 47)
  165. #define IRQ_USB_PORT_RESUME (IRQ_BOARD_END + 48)
  166. #define IRQ_S0_READY_NINT (IRQ_BOARD_END + 49)
  167. #define IRQ_S1_READY_NINT (IRQ_BOARD_END + 50)
  168. #define IRQ_S0_CD_VALID (IRQ_BOARD_END + 51)
  169. #define IRQ_S1_CD_VALID (IRQ_BOARD_END + 52)
  170. #define IRQ_S0_BVD1_STSCHG (IRQ_BOARD_END + 53)
  171. #define IRQ_S1_BVD1_STSCHG (IRQ_BOARD_END + 54)
  172. #define IRQ_LOCOMO_START (IRQ_BOARD_END)
  173. #define IRQ_LOCOMO_KEY (IRQ_BOARD_END + 0)
  174. #define IRQ_LOCOMO_GPIO0 (IRQ_BOARD_END + 1)
  175. #define IRQ_LOCOMO_GPIO1 (IRQ_BOARD_END + 2)
  176. #define IRQ_LOCOMO_GPIO2 (IRQ_BOARD_END + 3)
  177. #define IRQ_LOCOMO_GPIO3 (IRQ_BOARD_END + 4)
  178. #define IRQ_LOCOMO_GPIO4 (IRQ_BOARD_END + 5)
  179. #define IRQ_LOCOMO_GPIO5 (IRQ_BOARD_END + 6)
  180. #define IRQ_LOCOMO_GPIO6 (IRQ_BOARD_END + 7)
  181. #define IRQ_LOCOMO_GPIO7 (IRQ_BOARD_END + 8)
  182. #define IRQ_LOCOMO_GPIO8 (IRQ_BOARD_END + 9)
  183. #define IRQ_LOCOMO_GPIO9 (IRQ_BOARD_END + 10)
  184. #define IRQ_LOCOMO_GPIO10 (IRQ_BOARD_END + 11)
  185. #define IRQ_LOCOMO_GPIO11 (IRQ_BOARD_END + 12)
  186. #define IRQ_LOCOMO_GPIO12 (IRQ_BOARD_END + 13)
  187. #define IRQ_LOCOMO_GPIO13 (IRQ_BOARD_END + 14)
  188. #define IRQ_LOCOMO_GPIO14 (IRQ_BOARD_END + 15)
  189. #define IRQ_LOCOMO_GPIO15 (IRQ_BOARD_END + 16)
  190. #define IRQ_LOCOMO_LT (IRQ_BOARD_END + 17)
  191. #define IRQ_LOCOMO_SPI_RFR (IRQ_BOARD_END + 18)
  192. #define IRQ_LOCOMO_SPI_RFW (IRQ_BOARD_END + 19)
  193. #define IRQ_LOCOMO_SPI_OVRN (IRQ_BOARD_END + 20)
  194. #define IRQ_LOCOMO_SPI_TEND (IRQ_BOARD_END + 21)
  195. /*
  196. * Figure out the MAX IRQ number.
  197. *
  198. * If we have an SA1111, the max IRQ is S1_BVD1_STSCHG+1.
  199. * If we have an LoCoMo, the max IRQ is IRQ_LOCOMO_SPI_TEND+1
  200. * Otherwise, we have the standard IRQs only.
  201. */
  202. #ifdef CONFIG_SA1111
  203. #define NR_IRQS (IRQ_S1_BVD1_STSCHG + 1)
  204. #elif defined(CONFIG_SHARP_LOCOMO)
  205. #define NR_IRQS (IRQ_LOCOMO_SPI_TEND + 1)
  206. #elif defined(CONFIG_PXA_HAVE_BOARD_IRQS)
  207. #define NR_IRQS (IRQ_BOARD_END)
  208. #else
  209. #define NR_IRQS (IRQ_BOARD_START)
  210. #endif
  211. /*
  212. * Board specific IRQs. Define them here.
  213. * Do not surround them with ifdefs.
  214. */
  215. #define LUBBOCK_IRQ(x) (IRQ_BOARD_START + (x))
  216. #define LUBBOCK_SD_IRQ LUBBOCK_IRQ(0)
  217. #define LUBBOCK_SA1111_IRQ LUBBOCK_IRQ(1)
  218. #define LUBBOCK_USB_IRQ LUBBOCK_IRQ(2) /* usb connect */
  219. #define LUBBOCK_ETH_IRQ LUBBOCK_IRQ(3)
  220. #define LUBBOCK_UCB1400_IRQ LUBBOCK_IRQ(4)
  221. #define LUBBOCK_BB_IRQ LUBBOCK_IRQ(5)
  222. #define LUBBOCK_USB_DISC_IRQ LUBBOCK_IRQ(6) /* usb disconnect */
  223. #define LUBBOCK_LAST_IRQ LUBBOCK_IRQ(6)
  224. #define LPD270_IRQ(x) (IRQ_BOARD_START + (x))
  225. #define LPD270_USBC_IRQ LPD270_IRQ(2)
  226. #define LPD270_ETHERNET_IRQ LPD270_IRQ(3)
  227. #define LPD270_AC97_IRQ LPD270_IRQ(4)
  228. #define MAINSTONE_IRQ(x) (IRQ_BOARD_START + (x))
  229. #define MAINSTONE_MMC_IRQ MAINSTONE_IRQ(0)
  230. #define MAINSTONE_USIM_IRQ MAINSTONE_IRQ(1)
  231. #define MAINSTONE_USBC_IRQ MAINSTONE_IRQ(2)
  232. #define MAINSTONE_ETHERNET_IRQ MAINSTONE_IRQ(3)
  233. #define MAINSTONE_AC97_IRQ MAINSTONE_IRQ(4)
  234. #define MAINSTONE_PEN_IRQ MAINSTONE_IRQ(5)
  235. #define MAINSTONE_MSINS_IRQ MAINSTONE_IRQ(6)
  236. #define MAINSTONE_EXBRD_IRQ MAINSTONE_IRQ(7)
  237. #define MAINSTONE_S0_CD_IRQ MAINSTONE_IRQ(9)
  238. #define MAINSTONE_S0_STSCHG_IRQ MAINSTONE_IRQ(10)
  239. #define MAINSTONE_S0_IRQ MAINSTONE_IRQ(11)
  240. #define MAINSTONE_S1_CD_IRQ MAINSTONE_IRQ(13)
  241. #define MAINSTONE_S1_STSCHG_IRQ MAINSTONE_IRQ(14)
  242. #define MAINSTONE_S1_IRQ MAINSTONE_IRQ(15)
  243. /* Balloon3 Interrupts */
  244. #define BALLOON3_IRQ(x) (IRQ_BOARD_START + (x))
  245. #define BALLOON3_BP_CF_NRDY_IRQ BALLOON3_IRQ(0)
  246. #define BALLOON3_BP_NSTSCHG_IRQ BALLOON3_IRQ(1)
  247. #define BALLOON3_AUX_NIRQ IRQ_GPIO(BALLOON3_GPIO_AUX_NIRQ)
  248. #define BALLOON3_CODEC_IRQ IRQ_GPIO(BALLOON3_GPIO_CODEC_IRQ)
  249. #define BALLOON3_S0_CD_IRQ IRQ_GPIO(BALLOON3_GPIO_S0_CD)
  250. /* LoCoMo Interrupts (CONFIG_SHARP_LOCOMO) */
  251. #define IRQ_LOCOMO_KEY_BASE (IRQ_BOARD_START + 0)
  252. #define IRQ_LOCOMO_GPIO_BASE (IRQ_BOARD_START + 1)
  253. #define IRQ_LOCOMO_LT_BASE (IRQ_BOARD_START + 2)
  254. #define IRQ_LOCOMO_SPI_BASE (IRQ_BOARD_START + 3)
  255. /* phyCORE-PXA270 (PCM027) Interrupts */
  256. #define PCM027_IRQ(x) (IRQ_BOARD_START + (x))
  257. #define PCM027_BTDET_IRQ PCM027_IRQ(0)
  258. #define PCM027_FF_RI_IRQ PCM027_IRQ(1)
  259. #define PCM027_MMCDET_IRQ PCM027_IRQ(2)
  260. #define PCM027_PM_5V_IRQ PCM027_IRQ(3)
  261. /* ITE8152 irqs */
  262. /* add IT8152 IRQs beyond BOARD_END */
  263. #ifdef CONFIG_PCI_HOST_ITE8152
  264. #define IT8152_IRQ(x) (IRQ_BOARD_END + (x))
  265. /* IRQ-sources in 3 groups - local devices, LPC (serial), and external PCI */
  266. #define IT8152_LD_IRQ_COUNT 9
  267. #define IT8152_LP_IRQ_COUNT 16
  268. #define IT8152_PD_IRQ_COUNT 15
  269. /* Priorities: */
  270. #define IT8152_PD_IRQ(i) IT8152_IRQ(i)
  271. #define IT8152_LP_IRQ(i) (IT8152_IRQ(i) + IT8152_PD_IRQ_COUNT)
  272. #define IT8152_LD_IRQ(i) (IT8152_IRQ(i) + IT8152_PD_IRQ_COUNT + IT8152_LP_IRQ_COUNT)
  273. #define IT8152_LAST_IRQ IT8152_LD_IRQ(IT8152_LD_IRQ_COUNT - 1)
  274. #if NR_IRQS < (IT8152_LAST_IRQ+1)
  275. #undef NR_IRQS
  276. #define NR_IRQS (IT8152_LAST_IRQ+1)
  277. #endif
  278. #endif /* CONFIG_PCI_HOST_ITE8152 */
  279. #endif /* __ASM_MACH_IRQS_H */