dma.c 20 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * linux/arch/arm/mach-pnx4008/dma.c
  3. *
  4. * PNX4008 DMA registration and IRQ dispatching
  5. *
  6. * Author: Vitaly Wool
  7. * Copyright: MontaVista Software Inc. (c) 2005
  8. *
  9. * Based on the code from Nicolas Pitre
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/errno.h>
  20. #include <linux/err.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <asm/system.h>
  25. #include <mach/hardware.h>
  26. #include <mach/dma.h>
  27. #include <asm/dma-mapping.h>
  28. #include <mach/clock.h>
  29. static struct dma_channel {
  30. char *name;
  31. void (*irq_handler) (int, int, void *);
  32. void *data;
  33. struct pnx4008_dma_ll *ll;
  34. u32 ll_dma;
  35. void *target_addr;
  36. int target_id;
  37. } dma_channels[MAX_DMA_CHANNELS];
  38. static struct ll_pool {
  39. void *vaddr;
  40. void *cur;
  41. dma_addr_t dma_addr;
  42. int count;
  43. } ll_pool;
  44. static DEFINE_SPINLOCK(ll_lock);
  45. struct pnx4008_dma_ll *pnx4008_alloc_ll_entry(dma_addr_t * ll_dma)
  46. {
  47. struct pnx4008_dma_ll *ll = NULL;
  48. unsigned long flags;
  49. spin_lock_irqsave(&ll_lock, flags);
  50. if (ll_pool.count > 4) { /* can give one more */
  51. ll = *(struct pnx4008_dma_ll **) ll_pool.cur;
  52. *ll_dma = ll_pool.dma_addr + ((void *)ll - ll_pool.vaddr);
  53. *(void **)ll_pool.cur = **(void ***)ll_pool.cur;
  54. memset(ll, 0, sizeof(*ll));
  55. ll_pool.count--;
  56. }
  57. spin_unlock_irqrestore(&ll_lock, flags);
  58. return ll;
  59. }
  60. EXPORT_SYMBOL_GPL(pnx4008_alloc_ll_entry);
  61. void pnx4008_free_ll_entry(struct pnx4008_dma_ll * ll, dma_addr_t ll_dma)
  62. {
  63. unsigned long flags;
  64. if (ll) {
  65. if ((unsigned long)((long)ll - (long)ll_pool.vaddr) > 0x4000) {
  66. printk(KERN_ERR "Trying to free entry not allocated by DMA\n");
  67. BUG();
  68. }
  69. if (ll->flags & DMA_BUFFER_ALLOCATED)
  70. ll->free(ll->alloc_data);
  71. spin_lock_irqsave(&ll_lock, flags);
  72. *(long *)ll = *(long *)ll_pool.cur;
  73. *(long *)ll_pool.cur = (long)ll;
  74. ll_pool.count++;
  75. spin_unlock_irqrestore(&ll_lock, flags);
  76. }
  77. }
  78. EXPORT_SYMBOL_GPL(pnx4008_free_ll_entry);
  79. void pnx4008_free_ll(u32 ll_dma, struct pnx4008_dma_ll * ll)
  80. {
  81. struct pnx4008_dma_ll *ptr;
  82. u32 dma;
  83. while (ll) {
  84. dma = ll->next_dma;
  85. ptr = ll->next;
  86. pnx4008_free_ll_entry(ll, ll_dma);
  87. ll_dma = dma;
  88. ll = ptr;
  89. }
  90. }
  91. EXPORT_SYMBOL_GPL(pnx4008_free_ll);
  92. static int dma_channels_requested = 0;
  93. static inline void dma_increment_usage(void)
  94. {
  95. if (!dma_channels_requested++) {
  96. struct clk *clk = clk_get(0, "dma_ck");
  97. if (!IS_ERR(clk)) {
  98. clk_set_rate(clk, 1);
  99. clk_put(clk);
  100. }
  101. pnx4008_config_dma(-1, -1, 1);
  102. }
  103. }
  104. static inline void dma_decrement_usage(void)
  105. {
  106. if (!--dma_channels_requested) {
  107. struct clk *clk = clk_get(0, "dma_ck");
  108. if (!IS_ERR(clk)) {
  109. clk_set_rate(clk, 0);
  110. clk_put(clk);
  111. }
  112. pnx4008_config_dma(-1, -1, 0);
  113. }
  114. }
  115. static DEFINE_SPINLOCK(dma_lock);
  116. static inline void pnx4008_dma_lock(void)
  117. {
  118. spin_lock_irq(&dma_lock);
  119. }
  120. static inline void pnx4008_dma_unlock(void)
  121. {
  122. spin_unlock_irq(&dma_lock);
  123. }
  124. #define VALID_CHANNEL(c) (((c) >= 0) && ((c) < MAX_DMA_CHANNELS))
  125. int pnx4008_request_channel(char *name, int ch,
  126. void (*irq_handler) (int, int, void *), void *data)
  127. {
  128. int i, found = 0;
  129. /* basic sanity checks */
  130. if (!name || (ch != -1 && !VALID_CHANNEL(ch)))
  131. return -EINVAL;
  132. pnx4008_dma_lock();
  133. /* try grabbing a DMA channel with the requested priority */
  134. for (i = MAX_DMA_CHANNELS - 1; i >= 0; i--) {
  135. if (!dma_channels[i].name && (ch == -1 || ch == i)) {
  136. found = 1;
  137. break;
  138. }
  139. }
  140. if (found) {
  141. dma_increment_usage();
  142. dma_channels[i].name = name;
  143. dma_channels[i].irq_handler = irq_handler;
  144. dma_channels[i].data = data;
  145. dma_channels[i].ll = NULL;
  146. dma_channels[i].ll_dma = 0;
  147. } else {
  148. printk(KERN_WARNING "No more available DMA channels for %s\n",
  149. name);
  150. i = -ENODEV;
  151. }
  152. pnx4008_dma_unlock();
  153. return i;
  154. }
  155. EXPORT_SYMBOL_GPL(pnx4008_request_channel);
  156. void pnx4008_free_channel(int ch)
  157. {
  158. if (!dma_channels[ch].name) {
  159. printk(KERN_CRIT
  160. "%s: trying to free channel %d which is already freed\n",
  161. __func__, ch);
  162. return;
  163. }
  164. pnx4008_dma_lock();
  165. pnx4008_free_ll(dma_channels[ch].ll_dma, dma_channels[ch].ll);
  166. dma_channels[ch].ll = NULL;
  167. dma_decrement_usage();
  168. dma_channels[ch].name = NULL;
  169. pnx4008_dma_unlock();
  170. }
  171. EXPORT_SYMBOL_GPL(pnx4008_free_channel);
  172. int pnx4008_config_dma(int ahb_m1_be, int ahb_m2_be, int enable)
  173. {
  174. unsigned long dma_cfg = __raw_readl(DMAC_CONFIG);
  175. switch (ahb_m1_be) {
  176. case 0:
  177. dma_cfg &= ~(1 << 1);
  178. break;
  179. case 1:
  180. dma_cfg |= (1 << 1);
  181. break;
  182. default:
  183. break;
  184. }
  185. switch (ahb_m2_be) {
  186. case 0:
  187. dma_cfg &= ~(1 << 2);
  188. break;
  189. case 1:
  190. dma_cfg |= (1 << 2);
  191. break;
  192. default:
  193. break;
  194. }
  195. switch (enable) {
  196. case 0:
  197. dma_cfg &= ~(1 << 0);
  198. break;
  199. case 1:
  200. dma_cfg |= (1 << 0);
  201. break;
  202. default:
  203. break;
  204. }
  205. pnx4008_dma_lock();
  206. __raw_writel(dma_cfg, DMAC_CONFIG);
  207. pnx4008_dma_unlock();
  208. return 0;
  209. }
  210. EXPORT_SYMBOL_GPL(pnx4008_config_dma);
  211. int pnx4008_dma_pack_control(const struct pnx4008_dma_ch_ctrl * ch_ctrl,
  212. unsigned long *ctrl)
  213. {
  214. int i = 0, dbsize, sbsize, err = 0;
  215. if (!ctrl || !ch_ctrl) {
  216. err = -EINVAL;
  217. goto out;
  218. }
  219. *ctrl = 0;
  220. switch (ch_ctrl->tc_mask) {
  221. case 0:
  222. break;
  223. case 1:
  224. *ctrl |= (1 << 31);
  225. break;
  226. default:
  227. err = -EINVAL;
  228. goto out;
  229. }
  230. switch (ch_ctrl->cacheable) {
  231. case 0:
  232. break;
  233. case 1:
  234. *ctrl |= (1 << 30);
  235. break;
  236. default:
  237. err = -EINVAL;
  238. goto out;
  239. }
  240. switch (ch_ctrl->bufferable) {
  241. case 0:
  242. break;
  243. case 1:
  244. *ctrl |= (1 << 29);
  245. break;
  246. default:
  247. err = -EINVAL;
  248. goto out;
  249. }
  250. switch (ch_ctrl->priv_mode) {
  251. case 0:
  252. break;
  253. case 1:
  254. *ctrl |= (1 << 28);
  255. break;
  256. default:
  257. err = -EINVAL;
  258. goto out;
  259. }
  260. switch (ch_ctrl->di) {
  261. case 0:
  262. break;
  263. case 1:
  264. *ctrl |= (1 << 27);
  265. break;
  266. default:
  267. err = -EINVAL;
  268. goto out;
  269. }
  270. switch (ch_ctrl->si) {
  271. case 0:
  272. break;
  273. case 1:
  274. *ctrl |= (1 << 26);
  275. break;
  276. default:
  277. err = -EINVAL;
  278. goto out;
  279. }
  280. switch (ch_ctrl->dest_ahb1) {
  281. case 0:
  282. break;
  283. case 1:
  284. *ctrl |= (1 << 25);
  285. break;
  286. default:
  287. err = -EINVAL;
  288. goto out;
  289. }
  290. switch (ch_ctrl->src_ahb1) {
  291. case 0:
  292. break;
  293. case 1:
  294. *ctrl |= (1 << 24);
  295. break;
  296. default:
  297. err = -EINVAL;
  298. goto out;
  299. }
  300. switch (ch_ctrl->dwidth) {
  301. case WIDTH_BYTE:
  302. *ctrl &= ~(7 << 21);
  303. break;
  304. case WIDTH_HWORD:
  305. *ctrl &= ~(7 << 21);
  306. *ctrl |= (1 << 21);
  307. break;
  308. case WIDTH_WORD:
  309. *ctrl &= ~(7 << 21);
  310. *ctrl |= (2 << 21);
  311. break;
  312. default:
  313. err = -EINVAL;
  314. goto out;
  315. }
  316. switch (ch_ctrl->swidth) {
  317. case WIDTH_BYTE:
  318. *ctrl &= ~(7 << 18);
  319. break;
  320. case WIDTH_HWORD:
  321. *ctrl &= ~(7 << 18);
  322. *ctrl |= (1 << 18);
  323. break;
  324. case WIDTH_WORD:
  325. *ctrl &= ~(7 << 18);
  326. *ctrl |= (2 << 18);
  327. break;
  328. default:
  329. err = -EINVAL;
  330. goto out;
  331. }
  332. dbsize = ch_ctrl->dbsize;
  333. while (!(dbsize & 1)) {
  334. i++;
  335. dbsize >>= 1;
  336. }
  337. if (ch_ctrl->dbsize != 1 || i > 8 || i == 1) {
  338. err = -EINVAL;
  339. goto out;
  340. } else if (i > 1)
  341. i--;
  342. *ctrl &= ~(7 << 15);
  343. *ctrl |= (i << 15);
  344. sbsize = ch_ctrl->sbsize;
  345. while (!(sbsize & 1)) {
  346. i++;
  347. sbsize >>= 1;
  348. }
  349. if (ch_ctrl->sbsize != 1 || i > 8 || i == 1) {
  350. err = -EINVAL;
  351. goto out;
  352. } else if (i > 1)
  353. i--;
  354. *ctrl &= ~(7 << 12);
  355. *ctrl |= (i << 12);
  356. if (ch_ctrl->tr_size > 0x7ff) {
  357. err = -E2BIG;
  358. goto out;
  359. }
  360. *ctrl &= ~0x7ff;
  361. *ctrl |= ch_ctrl->tr_size & 0x7ff;
  362. out:
  363. return err;
  364. }
  365. EXPORT_SYMBOL_GPL(pnx4008_dma_pack_control);
  366. int pnx4008_dma_parse_control(unsigned long ctrl,
  367. struct pnx4008_dma_ch_ctrl * ch_ctrl)
  368. {
  369. int err = 0;
  370. if (!ch_ctrl) {
  371. err = -EINVAL;
  372. goto out;
  373. }
  374. ch_ctrl->tr_size = ctrl & 0x7ff;
  375. ctrl >>= 12;
  376. ch_ctrl->sbsize = 1 << (ctrl & 7);
  377. if (ch_ctrl->sbsize > 1)
  378. ch_ctrl->sbsize <<= 1;
  379. ctrl >>= 3;
  380. ch_ctrl->dbsize = 1 << (ctrl & 7);
  381. if (ch_ctrl->dbsize > 1)
  382. ch_ctrl->dbsize <<= 1;
  383. ctrl >>= 3;
  384. switch (ctrl & 7) {
  385. case 0:
  386. ch_ctrl->swidth = WIDTH_BYTE;
  387. break;
  388. case 1:
  389. ch_ctrl->swidth = WIDTH_HWORD;
  390. break;
  391. case 2:
  392. ch_ctrl->swidth = WIDTH_WORD;
  393. break;
  394. default:
  395. err = -EINVAL;
  396. goto out;
  397. }
  398. ctrl >>= 3;
  399. switch (ctrl & 7) {
  400. case 0:
  401. ch_ctrl->dwidth = WIDTH_BYTE;
  402. break;
  403. case 1:
  404. ch_ctrl->dwidth = WIDTH_HWORD;
  405. break;
  406. case 2:
  407. ch_ctrl->dwidth = WIDTH_WORD;
  408. break;
  409. default:
  410. err = -EINVAL;
  411. goto out;
  412. }
  413. ctrl >>= 3;
  414. ch_ctrl->src_ahb1 = ctrl & 1;
  415. ctrl >>= 1;
  416. ch_ctrl->dest_ahb1 = ctrl & 1;
  417. ctrl >>= 1;
  418. ch_ctrl->si = ctrl & 1;
  419. ctrl >>= 1;
  420. ch_ctrl->di = ctrl & 1;
  421. ctrl >>= 1;
  422. ch_ctrl->priv_mode = ctrl & 1;
  423. ctrl >>= 1;
  424. ch_ctrl->bufferable = ctrl & 1;
  425. ctrl >>= 1;
  426. ch_ctrl->cacheable = ctrl & 1;
  427. ctrl >>= 1;
  428. ch_ctrl->tc_mask = ctrl & 1;
  429. out:
  430. return err;
  431. }
  432. EXPORT_SYMBOL_GPL(pnx4008_dma_parse_control);
  433. int pnx4008_dma_pack_config(const struct pnx4008_dma_ch_config * ch_cfg,
  434. unsigned long *cfg)
  435. {
  436. int err = 0;
  437. if (!cfg || !ch_cfg) {
  438. err = -EINVAL;
  439. goto out;
  440. }
  441. *cfg = 0;
  442. switch (ch_cfg->halt) {
  443. case 0:
  444. break;
  445. case 1:
  446. *cfg |= (1 << 18);
  447. break;
  448. default:
  449. err = -EINVAL;
  450. goto out;
  451. }
  452. switch (ch_cfg->active) {
  453. case 0:
  454. break;
  455. case 1:
  456. *cfg |= (1 << 17);
  457. break;
  458. default:
  459. err = -EINVAL;
  460. goto out;
  461. }
  462. switch (ch_cfg->lock) {
  463. case 0:
  464. break;
  465. case 1:
  466. *cfg |= (1 << 16);
  467. break;
  468. default:
  469. err = -EINVAL;
  470. goto out;
  471. }
  472. switch (ch_cfg->itc) {
  473. case 0:
  474. break;
  475. case 1:
  476. *cfg |= (1 << 15);
  477. break;
  478. default:
  479. err = -EINVAL;
  480. goto out;
  481. }
  482. switch (ch_cfg->ie) {
  483. case 0:
  484. break;
  485. case 1:
  486. *cfg |= (1 << 14);
  487. break;
  488. default:
  489. err = -EINVAL;
  490. goto out;
  491. }
  492. switch (ch_cfg->flow_cntrl) {
  493. case FC_MEM2MEM_DMA:
  494. *cfg &= ~(7 << 11);
  495. break;
  496. case FC_MEM2PER_DMA:
  497. *cfg &= ~(7 << 11);
  498. *cfg |= (1 << 11);
  499. break;
  500. case FC_PER2MEM_DMA:
  501. *cfg &= ~(7 << 11);
  502. *cfg |= (2 << 11);
  503. break;
  504. case FC_PER2PER_DMA:
  505. *cfg &= ~(7 << 11);
  506. *cfg |= (3 << 11);
  507. break;
  508. case FC_PER2PER_DPER:
  509. *cfg &= ~(7 << 11);
  510. *cfg |= (4 << 11);
  511. break;
  512. case FC_MEM2PER_PER:
  513. *cfg &= ~(7 << 11);
  514. *cfg |= (5 << 11);
  515. break;
  516. case FC_PER2MEM_PER:
  517. *cfg &= ~(7 << 11);
  518. *cfg |= (6 << 11);
  519. break;
  520. case FC_PER2PER_SPER:
  521. *cfg |= (7 << 11);
  522. break;
  523. default:
  524. err = -EINVAL;
  525. goto out;
  526. }
  527. *cfg &= ~(0x1f << 6);
  528. *cfg |= ((ch_cfg->dest_per & 0x1f) << 6);
  529. *cfg &= ~(0x1f << 1);
  530. *cfg |= ((ch_cfg->src_per & 0x1f) << 1);
  531. out:
  532. return err;
  533. }
  534. EXPORT_SYMBOL_GPL(pnx4008_dma_pack_config);
  535. int pnx4008_dma_parse_config(unsigned long cfg,
  536. struct pnx4008_dma_ch_config * ch_cfg)
  537. {
  538. int err = 0;
  539. if (!ch_cfg) {
  540. err = -EINVAL;
  541. goto out;
  542. }
  543. cfg >>= 1;
  544. ch_cfg->src_per = cfg & 0x1f;
  545. cfg >>= 5;
  546. ch_cfg->dest_per = cfg & 0x1f;
  547. cfg >>= 5;
  548. switch (cfg & 7) {
  549. case 0:
  550. ch_cfg->flow_cntrl = FC_MEM2MEM_DMA;
  551. break;
  552. case 1:
  553. ch_cfg->flow_cntrl = FC_MEM2PER_DMA;
  554. break;
  555. case 2:
  556. ch_cfg->flow_cntrl = FC_PER2MEM_DMA;
  557. break;
  558. case 3:
  559. ch_cfg->flow_cntrl = FC_PER2PER_DMA;
  560. break;
  561. case 4:
  562. ch_cfg->flow_cntrl = FC_PER2PER_DPER;
  563. break;
  564. case 5:
  565. ch_cfg->flow_cntrl = FC_MEM2PER_PER;
  566. break;
  567. case 6:
  568. ch_cfg->flow_cntrl = FC_PER2MEM_PER;
  569. break;
  570. case 7:
  571. ch_cfg->flow_cntrl = FC_PER2PER_SPER;
  572. }
  573. cfg >>= 3;
  574. ch_cfg->ie = cfg & 1;
  575. cfg >>= 1;
  576. ch_cfg->itc = cfg & 1;
  577. cfg >>= 1;
  578. ch_cfg->lock = cfg & 1;
  579. cfg >>= 1;
  580. ch_cfg->active = cfg & 1;
  581. cfg >>= 1;
  582. ch_cfg->halt = cfg & 1;
  583. out:
  584. return err;
  585. }
  586. EXPORT_SYMBOL_GPL(pnx4008_dma_parse_config);
  587. void pnx4008_dma_split_head_entry(struct pnx4008_dma_config * config,
  588. struct pnx4008_dma_ch_ctrl * ctrl)
  589. {
  590. int new_len = ctrl->tr_size, num_entries = 0;
  591. int old_len = new_len;
  592. int src_width, dest_width, count = 1;
  593. switch (ctrl->swidth) {
  594. case WIDTH_BYTE:
  595. src_width = 1;
  596. break;
  597. case WIDTH_HWORD:
  598. src_width = 2;
  599. break;
  600. case WIDTH_WORD:
  601. src_width = 4;
  602. break;
  603. default:
  604. return;
  605. }
  606. switch (ctrl->dwidth) {
  607. case WIDTH_BYTE:
  608. dest_width = 1;
  609. break;
  610. case WIDTH_HWORD:
  611. dest_width = 2;
  612. break;
  613. case WIDTH_WORD:
  614. dest_width = 4;
  615. break;
  616. default:
  617. return;
  618. }
  619. while (new_len > 0x7FF) {
  620. num_entries++;
  621. new_len = (ctrl->tr_size + num_entries) / (num_entries + 1);
  622. }
  623. if (num_entries != 0) {
  624. struct pnx4008_dma_ll *ll = NULL;
  625. config->ch_ctrl &= ~0x7ff;
  626. config->ch_ctrl |= new_len;
  627. if (!config->is_ll) {
  628. config->is_ll = 1;
  629. while (num_entries) {
  630. if (!ll) {
  631. config->ll =
  632. pnx4008_alloc_ll_entry(&config->
  633. ll_dma);
  634. ll = config->ll;
  635. } else {
  636. ll->next =
  637. pnx4008_alloc_ll_entry(&ll->
  638. next_dma);
  639. ll = ll->next;
  640. }
  641. if (ctrl->si)
  642. ll->src_addr =
  643. config->src_addr +
  644. src_width * new_len * count;
  645. else
  646. ll->src_addr = config->src_addr;
  647. if (ctrl->di)
  648. ll->dest_addr =
  649. config->dest_addr +
  650. dest_width * new_len * count;
  651. else
  652. ll->dest_addr = config->dest_addr;
  653. ll->ch_ctrl = config->ch_ctrl & 0x7fffffff;
  654. ll->next_dma = 0;
  655. ll->next = NULL;
  656. num_entries--;
  657. count++;
  658. }
  659. } else {
  660. struct pnx4008_dma_ll *ll_old = config->ll;
  661. unsigned long ll_dma_old = config->ll_dma;
  662. while (num_entries) {
  663. if (!ll) {
  664. config->ll =
  665. pnx4008_alloc_ll_entry(&config->
  666. ll_dma);
  667. ll = config->ll;
  668. } else {
  669. ll->next =
  670. pnx4008_alloc_ll_entry(&ll->
  671. next_dma);
  672. ll = ll->next;
  673. }
  674. if (ctrl->si)
  675. ll->src_addr =
  676. config->src_addr +
  677. src_width * new_len * count;
  678. else
  679. ll->src_addr = config->src_addr;
  680. if (ctrl->di)
  681. ll->dest_addr =
  682. config->dest_addr +
  683. dest_width * new_len * count;
  684. else
  685. ll->dest_addr = config->dest_addr;
  686. ll->ch_ctrl = config->ch_ctrl & 0x7fffffff;
  687. ll->next_dma = 0;
  688. ll->next = NULL;
  689. num_entries--;
  690. count++;
  691. }
  692. ll->next_dma = ll_dma_old;
  693. ll->next = ll_old;
  694. }
  695. /* adjust last length/tc */
  696. ll->ch_ctrl = config->ch_ctrl & (~0x7ff);
  697. ll->ch_ctrl |= old_len - new_len * (count - 1);
  698. config->ch_ctrl &= 0x7fffffff;
  699. }
  700. }
  701. EXPORT_SYMBOL_GPL(pnx4008_dma_split_head_entry);
  702. void pnx4008_dma_split_ll_entry(struct pnx4008_dma_ll * cur_ll,
  703. struct pnx4008_dma_ch_ctrl * ctrl)
  704. {
  705. int new_len = ctrl->tr_size, num_entries = 0;
  706. int old_len = new_len;
  707. int src_width, dest_width, count = 1;
  708. switch (ctrl->swidth) {
  709. case WIDTH_BYTE:
  710. src_width = 1;
  711. break;
  712. case WIDTH_HWORD:
  713. src_width = 2;
  714. break;
  715. case WIDTH_WORD:
  716. src_width = 4;
  717. break;
  718. default:
  719. return;
  720. }
  721. switch (ctrl->dwidth) {
  722. case WIDTH_BYTE:
  723. dest_width = 1;
  724. break;
  725. case WIDTH_HWORD:
  726. dest_width = 2;
  727. break;
  728. case WIDTH_WORD:
  729. dest_width = 4;
  730. break;
  731. default:
  732. return;
  733. }
  734. while (new_len > 0x7FF) {
  735. num_entries++;
  736. new_len = (ctrl->tr_size + num_entries) / (num_entries + 1);
  737. }
  738. if (num_entries != 0) {
  739. struct pnx4008_dma_ll *ll = NULL;
  740. cur_ll->ch_ctrl &= ~0x7ff;
  741. cur_ll->ch_ctrl |= new_len;
  742. if (!cur_ll->next) {
  743. while (num_entries) {
  744. if (!ll) {
  745. cur_ll->next =
  746. pnx4008_alloc_ll_entry(&cur_ll->
  747. next_dma);
  748. ll = cur_ll->next;
  749. } else {
  750. ll->next =
  751. pnx4008_alloc_ll_entry(&ll->
  752. next_dma);
  753. ll = ll->next;
  754. }
  755. if (ctrl->si)
  756. ll->src_addr =
  757. cur_ll->src_addr +
  758. src_width * new_len * count;
  759. else
  760. ll->src_addr = cur_ll->src_addr;
  761. if (ctrl->di)
  762. ll->dest_addr =
  763. cur_ll->dest_addr +
  764. dest_width * new_len * count;
  765. else
  766. ll->dest_addr = cur_ll->dest_addr;
  767. ll->ch_ctrl = cur_ll->ch_ctrl & 0x7fffffff;
  768. ll->next_dma = 0;
  769. ll->next = NULL;
  770. num_entries--;
  771. count++;
  772. }
  773. } else {
  774. struct pnx4008_dma_ll *ll_old = cur_ll->next;
  775. unsigned long ll_dma_old = cur_ll->next_dma;
  776. while (num_entries) {
  777. if (!ll) {
  778. cur_ll->next =
  779. pnx4008_alloc_ll_entry(&cur_ll->
  780. next_dma);
  781. ll = cur_ll->next;
  782. } else {
  783. ll->next =
  784. pnx4008_alloc_ll_entry(&ll->
  785. next_dma);
  786. ll = ll->next;
  787. }
  788. if (ctrl->si)
  789. ll->src_addr =
  790. cur_ll->src_addr +
  791. src_width * new_len * count;
  792. else
  793. ll->src_addr = cur_ll->src_addr;
  794. if (ctrl->di)
  795. ll->dest_addr =
  796. cur_ll->dest_addr +
  797. dest_width * new_len * count;
  798. else
  799. ll->dest_addr = cur_ll->dest_addr;
  800. ll->ch_ctrl = cur_ll->ch_ctrl & 0x7fffffff;
  801. ll->next_dma = 0;
  802. ll->next = NULL;
  803. num_entries--;
  804. count++;
  805. }
  806. ll->next_dma = ll_dma_old;
  807. ll->next = ll_old;
  808. }
  809. /* adjust last length/tc */
  810. ll->ch_ctrl = cur_ll->ch_ctrl & (~0x7ff);
  811. ll->ch_ctrl |= old_len - new_len * (count - 1);
  812. cur_ll->ch_ctrl &= 0x7fffffff;
  813. }
  814. }
  815. EXPORT_SYMBOL_GPL(pnx4008_dma_split_ll_entry);
  816. int pnx4008_config_channel(int ch, struct pnx4008_dma_config * config)
  817. {
  818. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name)
  819. return -EINVAL;
  820. pnx4008_dma_lock();
  821. __raw_writel(config->src_addr, DMAC_Cx_SRC_ADDR(ch));
  822. __raw_writel(config->dest_addr, DMAC_Cx_DEST_ADDR(ch));
  823. if (config->is_ll)
  824. __raw_writel(config->ll_dma, DMAC_Cx_LLI(ch));
  825. else
  826. __raw_writel(0, DMAC_Cx_LLI(ch));
  827. __raw_writel(config->ch_ctrl, DMAC_Cx_CONTROL(ch));
  828. __raw_writel(config->ch_cfg, DMAC_Cx_CONFIG(ch));
  829. pnx4008_dma_unlock();
  830. return 0;
  831. }
  832. EXPORT_SYMBOL_GPL(pnx4008_config_channel);
  833. int pnx4008_channel_get_config(int ch, struct pnx4008_dma_config * config)
  834. {
  835. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name || !config)
  836. return -EINVAL;
  837. pnx4008_dma_lock();
  838. config->ch_cfg = __raw_readl(DMAC_Cx_CONFIG(ch));
  839. config->ch_ctrl = __raw_readl(DMAC_Cx_CONTROL(ch));
  840. config->ll_dma = __raw_readl(DMAC_Cx_LLI(ch));
  841. config->is_ll = config->ll_dma ? 1 : 0;
  842. config->src_addr = __raw_readl(DMAC_Cx_SRC_ADDR(ch));
  843. config->dest_addr = __raw_readl(DMAC_Cx_DEST_ADDR(ch));
  844. pnx4008_dma_unlock();
  845. return 0;
  846. }
  847. EXPORT_SYMBOL_GPL(pnx4008_channel_get_config);
  848. int pnx4008_dma_ch_enable(int ch)
  849. {
  850. unsigned long ch_cfg;
  851. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name)
  852. return -EINVAL;
  853. pnx4008_dma_lock();
  854. ch_cfg = __raw_readl(DMAC_Cx_CONFIG(ch));
  855. ch_cfg |= 1;
  856. __raw_writel(ch_cfg, DMAC_Cx_CONFIG(ch));
  857. pnx4008_dma_unlock();
  858. return 0;
  859. }
  860. EXPORT_SYMBOL_GPL(pnx4008_dma_ch_enable);
  861. int pnx4008_dma_ch_disable(int ch)
  862. {
  863. unsigned long ch_cfg;
  864. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name)
  865. return -EINVAL;
  866. pnx4008_dma_lock();
  867. ch_cfg = __raw_readl(DMAC_Cx_CONFIG(ch));
  868. ch_cfg &= ~1;
  869. __raw_writel(ch_cfg, DMAC_Cx_CONFIG(ch));
  870. pnx4008_dma_unlock();
  871. return 0;
  872. }
  873. EXPORT_SYMBOL_GPL(pnx4008_dma_ch_disable);
  874. int pnx4008_dma_ch_enabled(int ch)
  875. {
  876. unsigned long ch_cfg;
  877. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name)
  878. return -EINVAL;
  879. pnx4008_dma_lock();
  880. ch_cfg = __raw_readl(DMAC_Cx_CONFIG(ch));
  881. pnx4008_dma_unlock();
  882. return ch_cfg & 1;
  883. }
  884. EXPORT_SYMBOL_GPL(pnx4008_dma_ch_enabled);
  885. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  886. {
  887. int i;
  888. unsigned long dint = __raw_readl(DMAC_INT_STAT);
  889. unsigned long tcint = __raw_readl(DMAC_INT_TC_STAT);
  890. unsigned long eint = __raw_readl(DMAC_INT_ERR_STAT);
  891. unsigned long i_bit;
  892. for (i = MAX_DMA_CHANNELS - 1; i >= 0; i--) {
  893. i_bit = 1 << i;
  894. if (dint & i_bit) {
  895. struct dma_channel *channel = &dma_channels[i];
  896. if (channel->name && channel->irq_handler) {
  897. int cause = 0;
  898. if (eint & i_bit)
  899. cause |= DMA_ERR_INT;
  900. if (tcint & i_bit)
  901. cause |= DMA_TC_INT;
  902. channel->irq_handler(i, cause, channel->data);
  903. } else {
  904. /*
  905. * IRQ for an unregistered DMA channel
  906. */
  907. printk(KERN_WARNING
  908. "spurious IRQ for DMA channel %d\n", i);
  909. }
  910. if (tcint & i_bit)
  911. __raw_writel(i_bit, DMAC_INT_TC_CLEAR);
  912. if (eint & i_bit)
  913. __raw_writel(i_bit, DMAC_INT_ERR_CLEAR);
  914. }
  915. }
  916. return IRQ_HANDLED;
  917. }
  918. static int __init pnx4008_dma_init(void)
  919. {
  920. int ret, i;
  921. ret = request_irq(DMA_INT, dma_irq_handler, 0, "DMA", NULL);
  922. if (ret) {
  923. printk(KERN_CRIT "Wow! Can't register IRQ for DMA\n");
  924. goto out;
  925. }
  926. ll_pool.count = 0x4000 / sizeof(struct pnx4008_dma_ll);
  927. ll_pool.cur = ll_pool.vaddr =
  928. dma_alloc_coherent(NULL, ll_pool.count * sizeof(struct pnx4008_dma_ll),
  929. &ll_pool.dma_addr, GFP_KERNEL);
  930. if (!ll_pool.vaddr) {
  931. ret = -ENOMEM;
  932. free_irq(DMA_INT, NULL);
  933. goto out;
  934. }
  935. for (i = 0; i < ll_pool.count - 1; i++) {
  936. void **addr = ll_pool.vaddr + i * sizeof(struct pnx4008_dma_ll);
  937. *addr = (void *)addr + sizeof(struct pnx4008_dma_ll);
  938. }
  939. *(long *)(ll_pool.vaddr +
  940. (ll_pool.count - 1) * sizeof(struct pnx4008_dma_ll)) =
  941. (long)ll_pool.vaddr;
  942. __raw_writel(1, DMAC_CONFIG);
  943. out:
  944. return ret;
  945. }
  946. arch_initcall(pnx4008_dma_init);