clock.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993
  1. /*
  2. * arch/arm/mach-pnx4008/clock.c
  3. *
  4. * Clock control driver for PNX4008
  5. *
  6. * Authors: Vitaly Wool, Dmitry Chigirev <source@mvista.com>
  7. * Generic clock management functions are partially based on:
  8. * linux/arch/arm/mach-omap/clock.c
  9. *
  10. * 2005-2006 (c) MontaVista Software, Inc. This file is licensed under
  11. * the terms of the GNU General Public License version 2. This program
  12. * is licensed "as is" without any warranty of any kind, whether express
  13. * or implied.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/list.h>
  18. #include <linux/errno.h>
  19. #include <linux/device.h>
  20. #include <linux/err.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <mach/clock.h>
  25. #include "clock.h"
  26. /*forward declaration*/
  27. static struct clk per_ck;
  28. static struct clk hclk_ck;
  29. static struct clk ck_1MHz;
  30. static struct clk ck_13MHz;
  31. static struct clk ck_pll1;
  32. static int local_set_rate(struct clk *clk, u32 rate);
  33. static inline void clock_lock(void)
  34. {
  35. local_irq_disable();
  36. }
  37. static inline void clock_unlock(void)
  38. {
  39. local_irq_enable();
  40. }
  41. static void propagate_rate(struct clk *clk)
  42. {
  43. struct clk *tmp_clk;
  44. tmp_clk = clk;
  45. while (tmp_clk->propagate_next) {
  46. tmp_clk = tmp_clk->propagate_next;
  47. local_set_rate(tmp_clk, tmp_clk->user_rate);
  48. }
  49. }
  50. static inline void clk_reg_disable(struct clk *clk)
  51. {
  52. if (clk->enable_reg)
  53. __raw_writel(__raw_readl(clk->enable_reg) &
  54. ~(1 << clk->enable_shift), clk->enable_reg);
  55. }
  56. static inline void clk_reg_enable(struct clk *clk)
  57. {
  58. if (clk->enable_reg)
  59. __raw_writel(__raw_readl(clk->enable_reg) |
  60. (1 << clk->enable_shift), clk->enable_reg);
  61. }
  62. static inline void clk_reg_disable1(struct clk *clk)
  63. {
  64. if (clk->enable_reg1)
  65. __raw_writel(__raw_readl(clk->enable_reg1) &
  66. ~(1 << clk->enable_shift1), clk->enable_reg1);
  67. }
  68. static inline void clk_reg_enable1(struct clk *clk)
  69. {
  70. if (clk->enable_reg1)
  71. __raw_writel(__raw_readl(clk->enable_reg1) |
  72. (1 << clk->enable_shift1), clk->enable_reg1);
  73. }
  74. static int clk_wait_for_pll_lock(struct clk *clk)
  75. {
  76. int i;
  77. i = 0;
  78. while (i++ < 0xFFF && !(__raw_readl(clk->scale_reg) & 1)) ; /*wait for PLL to lock */
  79. if (!(__raw_readl(clk->scale_reg) & 1)) {
  80. printk(KERN_ERR
  81. "%s ERROR: failed to lock, scale reg data: %x\n",
  82. clk->name, __raw_readl(clk->scale_reg));
  83. return -1;
  84. }
  85. return 0;
  86. }
  87. static int switch_to_dirty_13mhz(struct clk *clk)
  88. {
  89. int i;
  90. int ret;
  91. u32 tmp_reg;
  92. ret = 0;
  93. if (!clk->rate)
  94. clk_reg_enable1(clk);
  95. tmp_reg = __raw_readl(clk->parent_switch_reg);
  96. /*if 13Mhz clock selected, select 13'MHz (dirty) source from OSC */
  97. if (!(tmp_reg & 1)) {
  98. tmp_reg |= (1 << 1); /* Trigger switch to 13'MHz (dirty) clock */
  99. __raw_writel(tmp_reg, clk->parent_switch_reg);
  100. i = 0;
  101. while (i++ < 0xFFF && !(__raw_readl(clk->parent_switch_reg) & 1)) ; /*wait for 13'MHz selection status */
  102. if (!(__raw_readl(clk->parent_switch_reg) & 1)) {
  103. printk(KERN_ERR
  104. "%s ERROR: failed to select 13'MHz, parent sw reg data: %x\n",
  105. clk->name, __raw_readl(clk->parent_switch_reg));
  106. ret = -1;
  107. }
  108. }
  109. if (!clk->rate)
  110. clk_reg_disable1(clk);
  111. return ret;
  112. }
  113. static int switch_to_clean_13mhz(struct clk *clk)
  114. {
  115. int i;
  116. int ret;
  117. u32 tmp_reg;
  118. ret = 0;
  119. if (!clk->rate)
  120. clk_reg_enable1(clk);
  121. tmp_reg = __raw_readl(clk->parent_switch_reg);
  122. /*if 13'Mhz clock selected, select 13MHz (clean) source from OSC */
  123. if (tmp_reg & 1) {
  124. tmp_reg &= ~(1 << 1); /* Trigger switch to 13MHz (clean) clock */
  125. __raw_writel(tmp_reg, clk->parent_switch_reg);
  126. i = 0;
  127. while (i++ < 0xFFF && (__raw_readl(clk->parent_switch_reg) & 1)) ; /*wait for 13MHz selection status */
  128. if (__raw_readl(clk->parent_switch_reg) & 1) {
  129. printk(KERN_ERR
  130. "%s ERROR: failed to select 13MHz, parent sw reg data: %x\n",
  131. clk->name, __raw_readl(clk->parent_switch_reg));
  132. ret = -1;
  133. }
  134. }
  135. if (!clk->rate)
  136. clk_reg_disable1(clk);
  137. return ret;
  138. }
  139. static int set_13MHz_parent(struct clk *clk, struct clk *parent)
  140. {
  141. int ret = -EINVAL;
  142. if (parent == &ck_13MHz)
  143. ret = switch_to_clean_13mhz(clk);
  144. else if (parent == &ck_pll1)
  145. ret = switch_to_dirty_13mhz(clk);
  146. return ret;
  147. }
  148. #define PLL160_MIN_FCCO 156000
  149. #define PLL160_MAX_FCCO 320000
  150. /*
  151. * Calculate pll160 settings.
  152. * Possible input: up to 320MHz with step of clk->parent->rate.
  153. * In PNX4008 parent rate for pll160s may be either 1 or 13MHz.
  154. * Ignored paths: "feedback" (bit 13 set), "div-by-N".
  155. * Setting ARM PLL4 rate to 0 will put CPU into direct run mode.
  156. * Setting PLL5 and PLL3 rate to 0 will disable USB and DSP clock input.
  157. * Please refer to PNX4008 IC manual for details.
  158. */
  159. static int pll160_set_rate(struct clk *clk, u32 rate)
  160. {
  161. u32 tmp_reg, tmp_m, tmp_2p, i;
  162. u32 parent_rate;
  163. int ret = -EINVAL;
  164. parent_rate = clk->parent->rate;
  165. if (!parent_rate)
  166. goto out;
  167. /* set direct run for ARM or disable output for others */
  168. clk_reg_disable(clk);
  169. /* disable source input as well (ignored for ARM) */
  170. clk_reg_disable1(clk);
  171. tmp_reg = __raw_readl(clk->scale_reg);
  172. tmp_reg &= ~0x1ffff; /*clear all settings, power down */
  173. __raw_writel(tmp_reg, clk->scale_reg);
  174. rate -= rate % parent_rate; /*round down the input */
  175. if (rate > PLL160_MAX_FCCO)
  176. rate = PLL160_MAX_FCCO;
  177. if (!rate) {
  178. clk->rate = 0;
  179. ret = 0;
  180. goto out;
  181. }
  182. clk_reg_enable1(clk);
  183. tmp_reg = __raw_readl(clk->scale_reg);
  184. if (rate == parent_rate) {
  185. /*enter direct bypass mode */
  186. tmp_reg |= ((1 << 14) | (1 << 15));
  187. __raw_writel(tmp_reg, clk->scale_reg);
  188. clk->rate = parent_rate;
  189. clk_reg_enable(clk);
  190. ret = 0;
  191. goto out;
  192. }
  193. i = 0;
  194. for (tmp_2p = 1; tmp_2p < 16; tmp_2p <<= 1) {
  195. if (rate * tmp_2p >= PLL160_MIN_FCCO)
  196. break;
  197. i++;
  198. }
  199. if (tmp_2p > 1)
  200. tmp_reg |= ((i - 1) << 11);
  201. else
  202. tmp_reg |= (1 << 14); /*direct mode, no divide */
  203. tmp_m = rate * tmp_2p;
  204. tmp_m /= parent_rate;
  205. tmp_reg |= (tmp_m - 1) << 1; /*calculate M */
  206. tmp_reg |= (1 << 16); /*power up PLL */
  207. __raw_writel(tmp_reg, clk->scale_reg);
  208. if (clk_wait_for_pll_lock(clk) < 0) {
  209. clk_reg_disable(clk);
  210. clk_reg_disable1(clk);
  211. tmp_reg = __raw_readl(clk->scale_reg);
  212. tmp_reg &= ~0x1ffff; /*clear all settings, power down */
  213. __raw_writel(tmp_reg, clk->scale_reg);
  214. clk->rate = 0;
  215. ret = -EFAULT;
  216. goto out;
  217. }
  218. clk->rate = (tmp_m * parent_rate) / tmp_2p;
  219. if (clk->flags & RATE_PROPAGATES)
  220. propagate_rate(clk);
  221. clk_reg_enable(clk);
  222. ret = 0;
  223. out:
  224. return ret;
  225. }
  226. /*configure PER_CLK*/
  227. static int per_clk_set_rate(struct clk *clk, u32 rate)
  228. {
  229. u32 tmp;
  230. tmp = __raw_readl(clk->scale_reg);
  231. tmp &= ~(0x1f << 2);
  232. tmp |= ((clk->parent->rate / clk->rate) - 1) << 2;
  233. __raw_writel(tmp, clk->scale_reg);
  234. clk->rate = rate;
  235. return 0;
  236. }
  237. /*configure HCLK*/
  238. static int hclk_set_rate(struct clk *clk, u32 rate)
  239. {
  240. u32 tmp;
  241. tmp = __raw_readl(clk->scale_reg);
  242. tmp = tmp & ~0x3;
  243. switch (rate) {
  244. case 1:
  245. break;
  246. case 2:
  247. tmp |= 1;
  248. break;
  249. case 4:
  250. tmp |= 2;
  251. break;
  252. }
  253. __raw_writel(tmp, clk->scale_reg);
  254. clk->rate = rate;
  255. return 0;
  256. }
  257. static u32 hclk_round_rate(struct clk *clk, u32 rate)
  258. {
  259. switch (rate) {
  260. case 1:
  261. case 4:
  262. return rate;
  263. }
  264. return 2;
  265. }
  266. static u32 per_clk_round_rate(struct clk *clk, u32 rate)
  267. {
  268. return CLK_RATE_13MHZ;
  269. }
  270. static int on_off_set_rate(struct clk *clk, u32 rate)
  271. {
  272. if (rate) {
  273. clk_reg_enable(clk);
  274. clk->rate = 1;
  275. } else {
  276. clk_reg_disable(clk);
  277. clk->rate = 0;
  278. }
  279. return 0;
  280. }
  281. static int on_off_inv_set_rate(struct clk *clk, u32 rate)
  282. {
  283. if (rate) {
  284. clk_reg_disable(clk); /*enable bit is inverted */
  285. clk->rate = 1;
  286. } else {
  287. clk_reg_enable(clk);
  288. clk->rate = 0;
  289. }
  290. return 0;
  291. }
  292. static u32 on_off_round_rate(struct clk *clk, u32 rate)
  293. {
  294. return (rate ? 1 : 0);
  295. }
  296. static u32 pll4_round_rate(struct clk *clk, u32 rate)
  297. {
  298. if (rate > CLK_RATE_208MHZ)
  299. rate = CLK_RATE_208MHZ;
  300. if (rate == CLK_RATE_208MHZ && hclk_ck.user_rate == 1)
  301. rate = CLK_RATE_208MHZ - CLK_RATE_13MHZ;
  302. return (rate - (rate % (hclk_ck.user_rate * CLK_RATE_13MHZ)));
  303. }
  304. static u32 pll3_round_rate(struct clk *clk, u32 rate)
  305. {
  306. if (rate > CLK_RATE_208MHZ)
  307. rate = CLK_RATE_208MHZ;
  308. return (rate - rate % CLK_RATE_13MHZ);
  309. }
  310. static u32 pll5_round_rate(struct clk *clk, u32 rate)
  311. {
  312. return (rate ? CLK_RATE_48MHZ : 0);
  313. }
  314. static u32 ck_13MHz_round_rate(struct clk *clk, u32 rate)
  315. {
  316. return (rate ? CLK_RATE_13MHZ : 0);
  317. }
  318. static int ck_13MHz_set_rate(struct clk *clk, u32 rate)
  319. {
  320. if (rate) {
  321. clk_reg_disable(clk); /*enable bit is inverted */
  322. udelay(500);
  323. clk->rate = CLK_RATE_13MHZ;
  324. ck_1MHz.rate = CLK_RATE_1MHZ;
  325. } else {
  326. clk_reg_enable(clk);
  327. clk->rate = 0;
  328. ck_1MHz.rate = 0;
  329. }
  330. return 0;
  331. }
  332. static int pll1_set_rate(struct clk *clk, u32 rate)
  333. {
  334. #if 0 /* doesn't work on some boards, probably a HW BUG */
  335. if (rate) {
  336. clk_reg_disable(clk); /*enable bit is inverted */
  337. if (!clk_wait_for_pll_lock(clk)) {
  338. clk->rate = CLK_RATE_13MHZ;
  339. } else {
  340. clk_reg_enable(clk);
  341. clk->rate = 0;
  342. }
  343. } else {
  344. clk_reg_enable(clk);
  345. clk->rate = 0;
  346. }
  347. #endif
  348. return 0;
  349. }
  350. /* Clock sources */
  351. static struct clk osc_13MHz = {
  352. .name = "osc_13MHz",
  353. .flags = FIXED_RATE,
  354. .rate = CLK_RATE_13MHZ,
  355. };
  356. static struct clk ck_13MHz = {
  357. .name = "ck_13MHz",
  358. .parent = &osc_13MHz,
  359. .flags = NEEDS_INITIALIZATION,
  360. .round_rate = &ck_13MHz_round_rate,
  361. .set_rate = &ck_13MHz_set_rate,
  362. .enable_reg = OSC13CTRL_REG,
  363. .enable_shift = 0,
  364. .rate = CLK_RATE_13MHZ,
  365. };
  366. static struct clk osc_32KHz = {
  367. .name = "osc_32KHz",
  368. .flags = FIXED_RATE,
  369. .rate = CLK_RATE_32KHZ,
  370. };
  371. /*attached to PLL5*/
  372. static struct clk ck_1MHz = {
  373. .name = "ck_1MHz",
  374. .flags = FIXED_RATE | PARENT_SET_RATE,
  375. .parent = &ck_13MHz,
  376. };
  377. /* PLL1 (397) - provides 13' MHz clock */
  378. static struct clk ck_pll1 = {
  379. .name = "ck_pll1",
  380. .parent = &osc_32KHz,
  381. .flags = NEEDS_INITIALIZATION,
  382. .round_rate = &ck_13MHz_round_rate,
  383. .set_rate = &pll1_set_rate,
  384. .enable_reg = PLLCTRL_REG,
  385. .enable_shift = 1,
  386. .scale_reg = PLLCTRL_REG,
  387. .rate = CLK_RATE_13MHZ,
  388. };
  389. /* CPU/Bus PLL */
  390. static struct clk ck_pll4 = {
  391. .name = "ck_pll4",
  392. .parent = &ck_pll1,
  393. .flags = RATE_PROPAGATES | NEEDS_INITIALIZATION,
  394. .propagate_next = &per_ck,
  395. .round_rate = &pll4_round_rate,
  396. .set_rate = &pll160_set_rate,
  397. .rate = CLK_RATE_208MHZ,
  398. .scale_reg = HCLKPLLCTRL_REG,
  399. .enable_reg = PWRCTRL_REG,
  400. .enable_shift = 2,
  401. .parent_switch_reg = SYSCLKCTRL_REG,
  402. .set_parent = &set_13MHz_parent,
  403. };
  404. /* USB PLL */
  405. static struct clk ck_pll5 = {
  406. .name = "ck_pll5",
  407. .parent = &ck_1MHz,
  408. .flags = NEEDS_INITIALIZATION,
  409. .round_rate = &pll5_round_rate,
  410. .set_rate = &pll160_set_rate,
  411. .scale_reg = USBCTRL_REG,
  412. .enable_reg = USBCTRL_REG,
  413. .enable_shift = 18,
  414. .enable_reg1 = USBCTRL_REG,
  415. .enable_shift1 = 17,
  416. };
  417. /* XPERTTeak DSP PLL */
  418. static struct clk ck_pll3 = {
  419. .name = "ck_pll3",
  420. .parent = &ck_pll1,
  421. .flags = NEEDS_INITIALIZATION,
  422. .round_rate = &pll3_round_rate,
  423. .set_rate = &pll160_set_rate,
  424. .scale_reg = DSPPLLCTRL_REG,
  425. .enable_reg = DSPCLKCTRL_REG,
  426. .enable_shift = 3,
  427. .enable_reg1 = DSPCLKCTRL_REG,
  428. .enable_shift1 = 2,
  429. .parent_switch_reg = DSPCLKCTRL_REG,
  430. .set_parent = &set_13MHz_parent,
  431. };
  432. static struct clk hclk_ck = {
  433. .name = "hclk_ck",
  434. .parent = &ck_pll4,
  435. .flags = PARENT_SET_RATE,
  436. .set_rate = &hclk_set_rate,
  437. .round_rate = &hclk_round_rate,
  438. .scale_reg = HCLKDIVCTRL_REG,
  439. .rate = 2,
  440. .user_rate = 2,
  441. };
  442. static struct clk per_ck = {
  443. .name = "per_ck",
  444. .parent = &ck_pll4,
  445. .flags = FIXED_RATE,
  446. .propagate_next = &hclk_ck,
  447. .set_rate = &per_clk_set_rate,
  448. .round_rate = &per_clk_round_rate,
  449. .scale_reg = HCLKDIVCTRL_REG,
  450. .rate = CLK_RATE_13MHZ,
  451. .user_rate = CLK_RATE_13MHZ,
  452. };
  453. static struct clk m2hclk_ck = {
  454. .name = "m2hclk_ck",
  455. .parent = &hclk_ck,
  456. .flags = NEEDS_INITIALIZATION,
  457. .round_rate = &on_off_round_rate,
  458. .set_rate = &on_off_inv_set_rate,
  459. .rate = 1,
  460. .enable_shift = 6,
  461. .enable_reg = PWRCTRL_REG,
  462. };
  463. static struct clk vfp9_ck = {
  464. .name = "vfp9_ck",
  465. .parent = &ck_pll4,
  466. .flags = NEEDS_INITIALIZATION,
  467. .round_rate = &on_off_round_rate,
  468. .set_rate = &on_off_set_rate,
  469. .rate = 1,
  470. .enable_shift = 4,
  471. .enable_reg = VFP9CLKCTRL_REG,
  472. };
  473. static struct clk keyscan_ck = {
  474. .name = "keyscan_ck",
  475. .parent = &osc_32KHz,
  476. .flags = NEEDS_INITIALIZATION,
  477. .round_rate = &on_off_round_rate,
  478. .set_rate = &on_off_set_rate,
  479. .enable_shift = 0,
  480. .enable_reg = KEYCLKCTRL_REG,
  481. };
  482. static struct clk touch_ck = {
  483. .name = "touch_ck",
  484. .parent = &osc_32KHz,
  485. .flags = NEEDS_INITIALIZATION,
  486. .round_rate = &on_off_round_rate,
  487. .set_rate = &on_off_set_rate,
  488. .enable_shift = 0,
  489. .enable_reg = TSCLKCTRL_REG,
  490. };
  491. static struct clk pwm1_ck = {
  492. .name = "pwm1_ck",
  493. .parent = &osc_32KHz,
  494. .flags = NEEDS_INITIALIZATION,
  495. .round_rate = &on_off_round_rate,
  496. .set_rate = &on_off_set_rate,
  497. .enable_shift = 0,
  498. .enable_reg = PWMCLKCTRL_REG,
  499. };
  500. static struct clk pwm2_ck = {
  501. .name = "pwm2_ck",
  502. .parent = &osc_32KHz,
  503. .flags = NEEDS_INITIALIZATION,
  504. .round_rate = &on_off_round_rate,
  505. .set_rate = &on_off_set_rate,
  506. .enable_shift = 2,
  507. .enable_reg = PWMCLKCTRL_REG,
  508. };
  509. static struct clk jpeg_ck = {
  510. .name = "jpeg_ck",
  511. .parent = &hclk_ck,
  512. .flags = NEEDS_INITIALIZATION,
  513. .round_rate = &on_off_round_rate,
  514. .set_rate = &on_off_set_rate,
  515. .enable_shift = 0,
  516. .enable_reg = JPEGCLKCTRL_REG,
  517. };
  518. static struct clk ms_ck = {
  519. .name = "ms_ck",
  520. .parent = &ck_pll4,
  521. .flags = NEEDS_INITIALIZATION,
  522. .round_rate = &on_off_round_rate,
  523. .set_rate = &on_off_set_rate,
  524. .enable_shift = 5,
  525. .enable_reg = MSCTRL_REG,
  526. };
  527. static struct clk dum_ck = {
  528. .name = "dum_ck",
  529. .parent = &hclk_ck,
  530. .flags = NEEDS_INITIALIZATION,
  531. .round_rate = &on_off_round_rate,
  532. .set_rate = &on_off_set_rate,
  533. .enable_shift = 0,
  534. .enable_reg = DUMCLKCTRL_REG,
  535. };
  536. static struct clk flash_ck = {
  537. .name = "flash_ck",
  538. .parent = &hclk_ck,
  539. .round_rate = &on_off_round_rate,
  540. .set_rate = &on_off_set_rate,
  541. .enable_shift = 1, /* Only MLC clock supported */
  542. .enable_reg = FLASHCLKCTRL_REG,
  543. };
  544. static struct clk i2c0_ck = {
  545. .name = "i2c0_ck",
  546. .parent = &per_ck,
  547. .flags = NEEDS_INITIALIZATION,
  548. .round_rate = &on_off_round_rate,
  549. .set_rate = &on_off_set_rate,
  550. .enable_shift = 0,
  551. .enable_reg = I2CCLKCTRL_REG,
  552. };
  553. static struct clk i2c1_ck = {
  554. .name = "i2c1_ck",
  555. .parent = &per_ck,
  556. .flags = NEEDS_INITIALIZATION,
  557. .round_rate = &on_off_round_rate,
  558. .set_rate = &on_off_set_rate,
  559. .enable_shift = 1,
  560. .enable_reg = I2CCLKCTRL_REG,
  561. };
  562. static struct clk i2c2_ck = {
  563. .name = "i2c2_ck",
  564. .parent = &per_ck,
  565. .flags = NEEDS_INITIALIZATION,
  566. .round_rate = &on_off_round_rate,
  567. .set_rate = &on_off_set_rate,
  568. .enable_shift = 2,
  569. .enable_reg = USB_OTG_CLKCTRL_REG,
  570. };
  571. static struct clk spi0_ck = {
  572. .name = "spi0_ck",
  573. .parent = &hclk_ck,
  574. .flags = NEEDS_INITIALIZATION,
  575. .round_rate = &on_off_round_rate,
  576. .set_rate = &on_off_set_rate,
  577. .enable_shift = 0,
  578. .enable_reg = SPICTRL_REG,
  579. };
  580. static struct clk spi1_ck = {
  581. .name = "spi1_ck",
  582. .parent = &hclk_ck,
  583. .flags = NEEDS_INITIALIZATION,
  584. .round_rate = &on_off_round_rate,
  585. .set_rate = &on_off_set_rate,
  586. .enable_shift = 4,
  587. .enable_reg = SPICTRL_REG,
  588. };
  589. static struct clk dma_ck = {
  590. .name = "dma_ck",
  591. .parent = &hclk_ck,
  592. .round_rate = &on_off_round_rate,
  593. .set_rate = &on_off_set_rate,
  594. .enable_shift = 0,
  595. .enable_reg = DMACLKCTRL_REG,
  596. };
  597. static struct clk uart3_ck = {
  598. .name = "uart3_ck",
  599. .parent = &per_ck,
  600. .flags = NEEDS_INITIALIZATION,
  601. .round_rate = &on_off_round_rate,
  602. .set_rate = &on_off_set_rate,
  603. .rate = 1,
  604. .enable_shift = 0,
  605. .enable_reg = UARTCLKCTRL_REG,
  606. };
  607. static struct clk uart4_ck = {
  608. .name = "uart4_ck",
  609. .parent = &per_ck,
  610. .flags = NEEDS_INITIALIZATION,
  611. .round_rate = &on_off_round_rate,
  612. .set_rate = &on_off_set_rate,
  613. .enable_shift = 1,
  614. .enable_reg = UARTCLKCTRL_REG,
  615. };
  616. static struct clk uart5_ck = {
  617. .name = "uart5_ck",
  618. .parent = &per_ck,
  619. .flags = NEEDS_INITIALIZATION,
  620. .round_rate = &on_off_round_rate,
  621. .set_rate = &on_off_set_rate,
  622. .rate = 1,
  623. .enable_shift = 2,
  624. .enable_reg = UARTCLKCTRL_REG,
  625. };
  626. static struct clk uart6_ck = {
  627. .name = "uart6_ck",
  628. .parent = &per_ck,
  629. .flags = NEEDS_INITIALIZATION,
  630. .round_rate = &on_off_round_rate,
  631. .set_rate = &on_off_set_rate,
  632. .enable_shift = 3,
  633. .enable_reg = UARTCLKCTRL_REG,
  634. };
  635. static struct clk wdt_ck = {
  636. .name = "wdt_ck",
  637. .parent = &per_ck,
  638. .flags = NEEDS_INITIALIZATION,
  639. .round_rate = &on_off_round_rate,
  640. .set_rate = &on_off_set_rate,
  641. .enable_shift = 0,
  642. .enable_reg = TIMCLKCTRL_REG,
  643. };
  644. /* These clocks are visible outside this module
  645. * and can be initialized
  646. */
  647. static struct clk *onchip_clks[] = {
  648. &ck_13MHz,
  649. &ck_pll1,
  650. &ck_pll4,
  651. &ck_pll5,
  652. &ck_pll3,
  653. &vfp9_ck,
  654. &m2hclk_ck,
  655. &hclk_ck,
  656. &dma_ck,
  657. &flash_ck,
  658. &dum_ck,
  659. &keyscan_ck,
  660. &pwm1_ck,
  661. &pwm2_ck,
  662. &jpeg_ck,
  663. &ms_ck,
  664. &touch_ck,
  665. &i2c0_ck,
  666. &i2c1_ck,
  667. &i2c2_ck,
  668. &spi0_ck,
  669. &spi1_ck,
  670. &uart3_ck,
  671. &uart4_ck,
  672. &uart5_ck,
  673. &uart6_ck,
  674. &wdt_ck,
  675. };
  676. static int local_clk_enable(struct clk *clk)
  677. {
  678. int ret = 0;
  679. if (!(clk->flags & FIXED_RATE) && !clk->rate && clk->set_rate
  680. && clk->user_rate)
  681. ret = clk->set_rate(clk, clk->user_rate);
  682. return ret;
  683. }
  684. static void local_clk_disable(struct clk *clk)
  685. {
  686. if (!(clk->flags & FIXED_RATE) && clk->rate && clk->set_rate)
  687. clk->set_rate(clk, 0);
  688. }
  689. static void local_clk_unuse(struct clk *clk)
  690. {
  691. if (clk->usecount > 0 && !(--clk->usecount)) {
  692. local_clk_disable(clk);
  693. if (clk->parent)
  694. local_clk_unuse(clk->parent);
  695. }
  696. }
  697. static int local_clk_use(struct clk *clk)
  698. {
  699. int ret = 0;
  700. if (clk->usecount++ == 0) {
  701. if (clk->parent)
  702. ret = local_clk_use(clk->parent);
  703. if (ret != 0) {
  704. clk->usecount--;
  705. goto out;
  706. }
  707. ret = local_clk_enable(clk);
  708. if (ret != 0 && clk->parent) {
  709. local_clk_unuse(clk->parent);
  710. clk->usecount--;
  711. }
  712. }
  713. out:
  714. return ret;
  715. }
  716. static int local_set_rate(struct clk *clk, u32 rate)
  717. {
  718. int ret = -EINVAL;
  719. if (clk->set_rate) {
  720. if (clk->user_rate == clk->rate && clk->parent->rate) {
  721. /* if clock enabled or rate not set */
  722. clk->user_rate = clk->round_rate(clk, rate);
  723. ret = clk->set_rate(clk, clk->user_rate);
  724. } else
  725. clk->user_rate = clk->round_rate(clk, rate);
  726. ret = 0;
  727. }
  728. return ret;
  729. }
  730. int clk_set_rate(struct clk *clk, unsigned long rate)
  731. {
  732. int ret = -EINVAL;
  733. if (clk->flags & FIXED_RATE)
  734. goto out;
  735. clock_lock();
  736. if ((clk->flags & PARENT_SET_RATE) && clk->parent) {
  737. clk->user_rate = clk->round_rate(clk, rate);
  738. /* parent clock needs to be refreshed
  739. for the setting to take effect */
  740. } else {
  741. ret = local_set_rate(clk, rate);
  742. }
  743. ret = 0;
  744. clock_unlock();
  745. out:
  746. return ret;
  747. }
  748. EXPORT_SYMBOL(clk_set_rate);
  749. struct clk *clk_get(struct device *dev, const char *id)
  750. {
  751. struct clk *clk = ERR_PTR(-ENOENT);
  752. struct clk **clkp;
  753. clock_lock();
  754. for (clkp = onchip_clks; clkp < onchip_clks + ARRAY_SIZE(onchip_clks);
  755. clkp++) {
  756. if (strcmp(id, (*clkp)->name) == 0
  757. && try_module_get((*clkp)->owner)) {
  758. clk = (*clkp);
  759. break;
  760. }
  761. }
  762. clock_unlock();
  763. return clk;
  764. }
  765. EXPORT_SYMBOL(clk_get);
  766. void clk_put(struct clk *clk)
  767. {
  768. clock_lock();
  769. if (clk && !IS_ERR(clk))
  770. module_put(clk->owner);
  771. clock_unlock();
  772. }
  773. EXPORT_SYMBOL(clk_put);
  774. unsigned long clk_get_rate(struct clk *clk)
  775. {
  776. unsigned long ret;
  777. clock_lock();
  778. ret = clk->rate;
  779. clock_unlock();
  780. return ret;
  781. }
  782. EXPORT_SYMBOL(clk_get_rate);
  783. int clk_enable(struct clk *clk)
  784. {
  785. int ret = 0;
  786. clock_lock();
  787. ret = local_clk_use(clk);
  788. clock_unlock();
  789. return ret;
  790. }
  791. EXPORT_SYMBOL(clk_enable);
  792. void clk_disable(struct clk *clk)
  793. {
  794. clock_lock();
  795. local_clk_unuse(clk);
  796. clock_unlock();
  797. }
  798. EXPORT_SYMBOL(clk_disable);
  799. long clk_round_rate(struct clk *clk, unsigned long rate)
  800. {
  801. long ret;
  802. clock_lock();
  803. if (clk->round_rate)
  804. ret = clk->round_rate(clk, rate);
  805. else
  806. ret = clk->rate;
  807. clock_unlock();
  808. return ret;
  809. }
  810. EXPORT_SYMBOL(clk_round_rate);
  811. int clk_set_parent(struct clk *clk, struct clk *parent)
  812. {
  813. int ret = -ENODEV;
  814. if (!clk->set_parent)
  815. goto out;
  816. clock_lock();
  817. ret = clk->set_parent(clk, parent);
  818. if (!ret)
  819. clk->parent = parent;
  820. clock_unlock();
  821. out:
  822. return ret;
  823. }
  824. EXPORT_SYMBOL(clk_set_parent);
  825. static int __init clk_init(void)
  826. {
  827. struct clk **clkp;
  828. /* Disable autoclocking, as it doesn't seem to work */
  829. __raw_writel(0xff, AUTOCLK_CTRL);
  830. for (clkp = onchip_clks; clkp < onchip_clks + ARRAY_SIZE(onchip_clks);
  831. clkp++) {
  832. if (((*clkp)->flags & NEEDS_INITIALIZATION)
  833. && ((*clkp)->set_rate)) {
  834. (*clkp)->user_rate = (*clkp)->rate;
  835. local_set_rate((*clkp), (*clkp)->user_rate);
  836. if ((*clkp)->set_parent)
  837. (*clkp)->set_parent((*clkp), (*clkp)->parent);
  838. }
  839. pr_debug("%s: clock %s, rate %ld\n",
  840. __func__, (*clkp)->name, (*clkp)->rate);
  841. }
  842. local_clk_use(&ck_pll4);
  843. /* if ck_13MHz is not used, disable it. */
  844. if (ck_13MHz.usecount == 0)
  845. local_clk_disable(&ck_13MHz);
  846. /* Disable autoclocking */
  847. __raw_writeb(0xff, AUTOCLK_CTRL);
  848. return 0;
  849. }
  850. arch_initcall(clk_init);