irq.c 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. /*
  2. * arch/arm/mach-orion5x/irq.c
  3. *
  4. * Core IRQ functions for Marvell Orion System On Chip
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/irq.h>
  15. #include <linux/io.h>
  16. #include <asm/gpio.h>
  17. #include <mach/bridge-regs.h>
  18. #include <plat/irq.h>
  19. #include "common.h"
  20. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  21. {
  22. BUG_ON(irq < IRQ_ORION5X_GPIO_0_7 || irq > IRQ_ORION5X_GPIO_24_31);
  23. orion_gpio_irq_handler((irq - IRQ_ORION5X_GPIO_0_7) << 3);
  24. }
  25. void __init orion5x_init_irq(void)
  26. {
  27. int i;
  28. orion_irq_init(0, (void __iomem *)MAIN_IRQ_MASK);
  29. /*
  30. * Mask and clear GPIO IRQ interrupts
  31. */
  32. writel(0x0, GPIO_LEVEL_MASK(0));
  33. writel(0x0, GPIO_EDGE_MASK(0));
  34. writel(0x0, GPIO_EDGE_CAUSE(0));
  35. /*
  36. * Register chained level handlers for GPIO IRQs by default.
  37. * User can use set_type() if he wants to use edge types handlers.
  38. */
  39. for (i = IRQ_ORION5X_GPIO_START; i < NR_IRQS; i++) {
  40. set_irq_chip(i, &orion_gpio_irq_chip);
  41. set_irq_handler(i, handle_level_irq);
  42. irq_desc[i].status |= IRQ_LEVEL;
  43. set_irq_flags(i, IRQF_VALID);
  44. }
  45. set_irq_chained_handler(IRQ_ORION5X_GPIO_0_7, gpio_irq_handler);
  46. set_irq_chained_handler(IRQ_ORION5X_GPIO_8_15, gpio_irq_handler);
  47. set_irq_chained_handler(IRQ_ORION5X_GPIO_16_23, gpio_irq_handler);
  48. set_irq_chained_handler(IRQ_ORION5X_GPIO_24_31, gpio_irq_handler);
  49. }