prm.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_H
  2. #define __ARCH_ARM_MACH_OMAP2_PRM_H
  3. /*
  4. * OMAP2/3 Power/Reset Management (PRM) register definitions
  5. *
  6. * Copyright (C) 2007 Texas Instruments, Inc.
  7. * Copyright (C) 2007 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "prcm-common.h"
  16. #define OMAP2420_PRM_REGADDR(module, reg) \
  17. OMAP2_IO_ADDRESS(OMAP2420_PRM_BASE + (module) + (reg))
  18. #define OMAP2430_PRM_REGADDR(module, reg) \
  19. OMAP2_IO_ADDRESS(OMAP2430_PRM_BASE + (module) + (reg))
  20. #define OMAP34XX_PRM_REGADDR(module, reg) \
  21. OMAP2_IO_ADDRESS(OMAP3430_PRM_BASE + (module) + (reg))
  22. /*
  23. * Architecture-specific global PRM registers
  24. * Use __raw_{read,write}l() with these registers.
  25. *
  26. * With a few exceptions, these are the register names beginning with
  27. * PRCM_* on 24xx, and PRM_* on 34xx. (The exceptions are the
  28. * IRQSTATUS and IRQENABLE bits.)
  29. *
  30. */
  31. #define OMAP2_PRCM_REVISION_OFFSET 0x0000
  32. #define OMAP2420_PRCM_REVISION OMAP2420_PRM_REGADDR(OCP_MOD, 0x0000)
  33. #define OMAP2_PRCM_SYSCONFIG_OFFSET 0x0010
  34. #define OMAP2420_PRCM_SYSCONFIG OMAP2420_PRM_REGADDR(OCP_MOD, 0x0010)
  35. #define OMAP2_PRCM_IRQSTATUS_MPU_OFFSET 0x0018
  36. #define OMAP2420_PRCM_IRQSTATUS_MPU OMAP2420_PRM_REGADDR(OCP_MOD, 0x0018)
  37. #define OMAP2_PRCM_IRQENABLE_MPU_OFFSET 0x001c
  38. #define OMAP2420_PRCM_IRQENABLE_MPU OMAP2420_PRM_REGADDR(OCP_MOD, 0x001c)
  39. #define OMAP2_PRCM_VOLTCTRL_OFFSET 0x0050
  40. #define OMAP2420_PRCM_VOLTCTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0050)
  41. #define OMAP2_PRCM_VOLTST_OFFSET 0x0054
  42. #define OMAP2420_PRCM_VOLTST OMAP2420_PRM_REGADDR(OCP_MOD, 0x0054)
  43. #define OMAP2_PRCM_CLKSRC_CTRL_OFFSET 0x0060
  44. #define OMAP2420_PRCM_CLKSRC_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0060)
  45. #define OMAP2_PRCM_CLKOUT_CTRL_OFFSET 0x0070
  46. #define OMAP2420_PRCM_CLKOUT_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0070)
  47. #define OMAP2_PRCM_CLKEMUL_CTRL_OFFSET 0x0078
  48. #define OMAP2420_PRCM_CLKEMUL_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0078)
  49. #define OMAP2_PRCM_CLKCFG_CTRL_OFFSET 0x0080
  50. #define OMAP2420_PRCM_CLKCFG_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0080)
  51. #define OMAP2_PRCM_CLKCFG_STATUS_OFFSET 0x0084
  52. #define OMAP2420_PRCM_CLKCFG_STATUS OMAP2420_PRM_REGADDR(OCP_MOD, 0x0084)
  53. #define OMAP2_PRCM_VOLTSETUP_OFFSET 0x0090
  54. #define OMAP2420_PRCM_VOLTSETUP OMAP2420_PRM_REGADDR(OCP_MOD, 0x0090)
  55. #define OMAP2_PRCM_CLKSSETUP_OFFSET 0x0094
  56. #define OMAP2420_PRCM_CLKSSETUP OMAP2420_PRM_REGADDR(OCP_MOD, 0x0094)
  57. #define OMAP2_PRCM_POLCTRL_OFFSET 0x0098
  58. #define OMAP2420_PRCM_POLCTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0098)
  59. #define OMAP2430_PRCM_REVISION OMAP2430_PRM_REGADDR(OCP_MOD, 0x0000)
  60. #define OMAP2430_PRCM_SYSCONFIG OMAP2430_PRM_REGADDR(OCP_MOD, 0x0010)
  61. #define OMAP2430_PRCM_IRQSTATUS_MPU OMAP2430_PRM_REGADDR(OCP_MOD, 0x0018)
  62. #define OMAP2430_PRCM_IRQENABLE_MPU OMAP2430_PRM_REGADDR(OCP_MOD, 0x001c)
  63. #define OMAP2430_PRCM_VOLTCTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0050)
  64. #define OMAP2430_PRCM_VOLTST OMAP2430_PRM_REGADDR(OCP_MOD, 0x0054)
  65. #define OMAP2430_PRCM_CLKSRC_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0060)
  66. #define OMAP2430_PRCM_CLKOUT_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0070)
  67. #define OMAP2430_PRCM_CLKEMUL_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0078)
  68. #define OMAP2430_PRCM_CLKCFG_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0080)
  69. #define OMAP2430_PRCM_CLKCFG_STATUS OMAP2430_PRM_REGADDR(OCP_MOD, 0x0084)
  70. #define OMAP2430_PRCM_VOLTSETUP OMAP2430_PRM_REGADDR(OCP_MOD, 0x0090)
  71. #define OMAP2430_PRCM_CLKSSETUP OMAP2430_PRM_REGADDR(OCP_MOD, 0x0094)
  72. #define OMAP2430_PRCM_POLCTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0098)
  73. #define OMAP3_PRM_REVISION_OFFSET 0x0004
  74. #define OMAP3430_PRM_REVISION OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0004)
  75. #define OMAP3_PRM_SYSCONFIG_OFFSET 0x0014
  76. #define OMAP3430_PRM_SYSCONFIG OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0014)
  77. #define OMAP3_PRM_IRQSTATUS_MPU_OFFSET 0x0018
  78. #define OMAP3430_PRM_IRQSTATUS_MPU OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0018)
  79. #define OMAP3_PRM_IRQENABLE_MPU_OFFSET 0x001c
  80. #define OMAP3430_PRM_IRQENABLE_MPU OMAP34XX_PRM_REGADDR(OCP_MOD, 0x001c)
  81. #define OMAP3_PRM_VC_SMPS_SA_OFFSET 0x0020
  82. #define OMAP3430_PRM_VC_SMPS_SA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0020)
  83. #define OMAP3_PRM_VC_SMPS_VOL_RA_OFFSET 0x0024
  84. #define OMAP3430_PRM_VC_SMPS_VOL_RA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0024)
  85. #define OMAP3_PRM_VC_SMPS_CMD_RA_OFFSET 0x0028
  86. #define OMAP3430_PRM_VC_SMPS_CMD_RA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0028)
  87. #define OMAP3_PRM_VC_CMD_VAL_0_OFFSET 0x002c
  88. #define OMAP3430_PRM_VC_CMD_VAL_0 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x002c)
  89. #define OMAP3_PRM_VC_CMD_VAL_1_OFFSET 0x0030
  90. #define OMAP3430_PRM_VC_CMD_VAL_1 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0030)
  91. #define OMAP3_PRM_VC_CH_CONF_OFFSET 0x0034
  92. #define OMAP3430_PRM_VC_CH_CONF OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0034)
  93. #define OMAP3_PRM_VC_I2C_CFG_OFFSET 0x0038
  94. #define OMAP3430_PRM_VC_I2C_CFG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0038)
  95. #define OMAP3_PRM_VC_BYPASS_VAL_OFFSET 0x003c
  96. #define OMAP3430_PRM_VC_BYPASS_VAL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x003c)
  97. #define OMAP3_PRM_RSTCTRL_OFFSET 0x0050
  98. #define OMAP3430_PRM_RSTCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0050)
  99. #define OMAP3_PRM_RSTTIME_OFFSET 0x0054
  100. #define OMAP3430_PRM_RSTTIME OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0054)
  101. #define OMAP3_PRM_RSTST_OFFSET 0x0058
  102. #define OMAP3430_PRM_RSTST OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0058)
  103. #define OMAP3_PRM_VOLTCTRL_OFFSET 0x0060
  104. #define OMAP3430_PRM_VOLTCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0060)
  105. #define OMAP3_PRM_SRAM_PCHARGE_OFFSET 0x0064
  106. #define OMAP3430_PRM_SRAM_PCHARGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0064)
  107. #define OMAP3_PRM_CLKSRC_CTRL_OFFSET 0x0070
  108. #define OMAP3430_PRM_CLKSRC_CTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0070)
  109. #define OMAP3_PRM_VOLTSETUP1_OFFSET 0x0090
  110. #define OMAP3430_PRM_VOLTSETUP1 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0090)
  111. #define OMAP3_PRM_VOLTOFFSET_OFFSET 0x0094
  112. #define OMAP3430_PRM_VOLTOFFSET OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0094)
  113. #define OMAP3_PRM_CLKSETUP_OFFSET 0x0098
  114. #define OMAP3430_PRM_CLKSETUP OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0098)
  115. #define OMAP3_PRM_POLCTRL_OFFSET 0x009c
  116. #define OMAP3430_PRM_POLCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x009c)
  117. #define OMAP3_PRM_VOLTSETUP2_OFFSET 0x00a0
  118. #define OMAP3430_PRM_VOLTSETUP2 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00a0)
  119. #define OMAP3_PRM_VP1_CONFIG_OFFSET 0x00b0
  120. #define OMAP3430_PRM_VP1_CONFIG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b0)
  121. #define OMAP3_PRM_VP1_VSTEPMIN_OFFSET 0x00b4
  122. #define OMAP3430_PRM_VP1_VSTEPMIN OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b4)
  123. #define OMAP3_PRM_VP1_VSTEPMAX_OFFSET 0x00b8
  124. #define OMAP3430_PRM_VP1_VSTEPMAX OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b8)
  125. #define OMAP3_PRM_VP1_VLIMITTO_OFFSET 0x00bc
  126. #define OMAP3430_PRM_VP1_VLIMITTO OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00bc)
  127. #define OMAP3_PRM_VP1_VOLTAGE_OFFSET 0x00c0
  128. #define OMAP3430_PRM_VP1_VOLTAGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c0)
  129. #define OMAP3_PRM_VP1_STATUS_OFFSET 0x00c4
  130. #define OMAP3430_PRM_VP1_STATUS OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c4)
  131. #define OMAP3_PRM_VP2_CONFIG_OFFSET 0x00d0
  132. #define OMAP3430_PRM_VP2_CONFIG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d0)
  133. #define OMAP3_PRM_VP2_VSTEPMIN_OFFSET 0x00d4
  134. #define OMAP3430_PRM_VP2_VSTEPMIN OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d4)
  135. #define OMAP3_PRM_VP2_VSTEPMAX_OFFSET 0x00d8
  136. #define OMAP3430_PRM_VP2_VSTEPMAX OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d8)
  137. #define OMAP3_PRM_VP2_VLIMITTO_OFFSET 0x00dc
  138. #define OMAP3430_PRM_VP2_VLIMITTO OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00dc)
  139. #define OMAP3_PRM_VP2_VOLTAGE_OFFSET 0x00e0
  140. #define OMAP3430_PRM_VP2_VOLTAGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e0)
  141. #define OMAP3_PRM_VP2_STATUS_OFFSET 0x00e4
  142. #define OMAP3430_PRM_VP2_STATUS OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e4)
  143. #define OMAP3_PRM_CLKSEL_OFFSET 0x0040
  144. #define OMAP3430_PRM_CLKSEL OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0040)
  145. #define OMAP3_PRM_CLKOUT_CTRL_OFFSET 0x0070
  146. #define OMAP3430_PRM_CLKOUT_CTRL OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
  147. /*
  148. * Module specific PRM registers from PRM_BASE + domain offset
  149. *
  150. * Use prm_{read,write}_mod_reg() with these registers.
  151. *
  152. * With a few exceptions, these are the register names beginning with
  153. * {PM,RM}_* on both architectures. (The exceptions are the IRQSTATUS
  154. * and IRQENABLE bits.)
  155. *
  156. */
  157. /* Registers appearing on both 24xx and 34xx */
  158. #define RM_RSTCTRL 0x0050
  159. #define RM_RSTTIME 0x0054
  160. #define RM_RSTST 0x0058
  161. #define PM_WKEN 0x00a0
  162. #define PM_WKEN1 PM_WKEN
  163. #define PM_WKST 0x00b0
  164. #define PM_WKST1 PM_WKST
  165. #define PM_WKDEP 0x00c8
  166. #define PM_EVGENCTRL 0x00d4
  167. #define PM_EVGENONTIM 0x00d8
  168. #define PM_EVGENOFFTIM 0x00dc
  169. #define PM_PWSTCTRL 0x00e0
  170. #define PM_PWSTST 0x00e4
  171. /* Omap2 specific registers */
  172. #define OMAP24XX_PM_WKEN2 0x00a4
  173. #define OMAP24XX_PM_WKST2 0x00b4
  174. #define OMAP24XX_PRCM_IRQSTATUS_DSP 0x00f0 /* IVA mod */
  175. #define OMAP24XX_PRCM_IRQENABLE_DSP 0x00f4 /* IVA mod */
  176. #define OMAP24XX_PRCM_IRQSTATUS_IVA 0x00f8
  177. #define OMAP24XX_PRCM_IRQENABLE_IVA 0x00fc
  178. /* Omap3 specific registers */
  179. #define OMAP3430ES2_PM_WKEN3 0x00f0
  180. #define OMAP3430ES2_PM_WKST3 0x00b8
  181. #define OMAP3430_PM_MPUGRPSEL 0x00a4
  182. #define OMAP3430_PM_MPUGRPSEL1 OMAP3430_PM_MPUGRPSEL
  183. #define OMAP3430ES2_PM_MPUGRPSEL3 0x00f8
  184. #define OMAP3430_PM_IVAGRPSEL 0x00a8
  185. #define OMAP3430_PM_IVAGRPSEL1 OMAP3430_PM_IVAGRPSEL
  186. #define OMAP3430ES2_PM_IVAGRPSEL3 0x00f4
  187. #define OMAP3430_PM_PREPWSTST 0x00e8
  188. #define OMAP3430_PRM_IRQSTATUS_IVA2 0x00f8
  189. #define OMAP3430_PRM_IRQENABLE_IVA2 0x00fc
  190. #ifndef __ASSEMBLER__
  191. /* Power/reset management domain register get/set */
  192. extern u32 prm_read_mod_reg(s16 module, u16 idx);
  193. extern void prm_write_mod_reg(u32 val, s16 module, u16 idx);
  194. extern u32 prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx);
  195. /* Read-modify-write bits in a PRM register (by domain) */
  196. static inline u32 prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  197. {
  198. return prm_rmw_mod_reg_bits(bits, bits, module, idx);
  199. }
  200. static inline u32 prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  201. {
  202. return prm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  203. }
  204. #endif
  205. /*
  206. * Bits common to specific registers
  207. *
  208. * The 3430 register and bit names are generally used,
  209. * since they tend to make more sense
  210. */
  211. /* PM_EVGENONTIM_MPU */
  212. /* Named PM_EVEGENONTIM_MPU on the 24XX */
  213. #define OMAP_ONTIMEVAL_SHIFT 0
  214. #define OMAP_ONTIMEVAL_MASK (0xffffffff << 0)
  215. /* PM_EVGENOFFTIM_MPU */
  216. /* Named PM_EVEGENOFFTIM_MPU on the 24XX */
  217. #define OMAP_OFFTIMEVAL_SHIFT 0
  218. #define OMAP_OFFTIMEVAL_MASK (0xffffffff << 0)
  219. /* PRM_CLKSETUP and PRCM_VOLTSETUP */
  220. /* Named PRCM_CLKSSETUP on the 24XX */
  221. #define OMAP_SETUP_TIME_SHIFT 0
  222. #define OMAP_SETUP_TIME_MASK (0xffff << 0)
  223. /* PRM_CLKSRC_CTRL */
  224. /* Named PRCM_CLKSRC_CTRL on the 24XX */
  225. #define OMAP_SYSCLKDIV_SHIFT 6
  226. #define OMAP_SYSCLKDIV_MASK (0x3 << 6)
  227. #define OMAP_AUTOEXTCLKMODE_SHIFT 3
  228. #define OMAP_AUTOEXTCLKMODE_MASK (0x3 << 3)
  229. #define OMAP_SYSCLKSEL_SHIFT 0
  230. #define OMAP_SYSCLKSEL_MASK (0x3 << 0)
  231. /* PM_EVGENCTRL_MPU */
  232. #define OMAP_OFFLOADMODE_SHIFT 3
  233. #define OMAP_OFFLOADMODE_MASK (0x3 << 3)
  234. #define OMAP_ONLOADMODE_SHIFT 1
  235. #define OMAP_ONLOADMODE_MASK (0x3 << 1)
  236. #define OMAP_ENABLE (1 << 0)
  237. /* PRM_RSTTIME */
  238. /* Named RM_RSTTIME_WKUP on the 24xx */
  239. #define OMAP_RSTTIME2_SHIFT 8
  240. #define OMAP_RSTTIME2_MASK (0x1f << 8)
  241. #define OMAP_RSTTIME1_SHIFT 0
  242. #define OMAP_RSTTIME1_MASK (0xff << 0)
  243. /* PRM_RSTCTRL */
  244. /* Named RM_RSTCTRL_WKUP on the 24xx */
  245. /* 2420 calls RST_DPLL3 'RST_DPLL' */
  246. #define OMAP_RST_DPLL3 (1 << 2)
  247. #define OMAP_RST_GS (1 << 1)
  248. /*
  249. * Bits common to module-shared registers
  250. *
  251. * Not all registers of a particular type support all of these bits -
  252. * check TRM if you are unsure
  253. */
  254. /*
  255. * 24XX: PM_PWSTST_CORE, PM_PWSTST_GFX, PM_PWSTST_MPU, PM_PWSTST_DSP
  256. *
  257. * 2430: PM_PWSTST_MDM
  258. *
  259. * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
  260. * PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
  261. * PM_PWSTST_NEON
  262. */
  263. #define OMAP_INTRANSITION (1 << 20)
  264. /*
  265. * 24XX: PM_PWSTST_GFX, PM_PWSTST_DSP
  266. *
  267. * 2430: PM_PWSTST_MDM
  268. *
  269. * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
  270. * PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
  271. * PM_PWSTST_NEON
  272. */
  273. #define OMAP_POWERSTATEST_SHIFT 0
  274. #define OMAP_POWERSTATEST_MASK (0x3 << 0)
  275. /*
  276. * 24XX: RM_RSTST_MPU and RM_RSTST_DSP - on 24XX, 'COREDOMAINWKUP_RST' is
  277. * called 'COREWKUP_RST'
  278. *
  279. * 3430: RM_RSTST_IVA2, RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSS,
  280. * RM_RSTST_CAM, RM_RSTST_PER, RM_RSTST_NEON
  281. */
  282. #define OMAP_COREDOMAINWKUP_RST (1 << 3)
  283. /*
  284. * 24XX: RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSP
  285. *
  286. * 2430: RM_RSTST_MDM
  287. *
  288. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  289. */
  290. #define OMAP_DOMAINWKUP_RST (1 << 2)
  291. /*
  292. * 24XX: RM_RSTST_MPU, RM_RSTST_WKUP, RM_RSTST_DSP
  293. * On 24XX, 'GLOBALWARM_RST' is called 'GLOBALWMPU_RST'.
  294. *
  295. * 2430: RM_RSTST_MDM
  296. *
  297. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  298. */
  299. #define OMAP_GLOBALWARM_RST (1 << 1)
  300. #define OMAP_GLOBALCOLD_RST (1 << 0)
  301. /*
  302. * 24XX: PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_CORE, PM_WKDEP_DSP
  303. * 2420 TRM sometimes uses "EN_WAKEUP" instead of "EN_WKUP"
  304. *
  305. * 2430: PM_WKDEP_MDM
  306. *
  307. * 3430: PM_WKDEP_IVA2, PM_WKDEP_GFX, PM_WKDEP_DSS, PM_WKDEP_CAM,
  308. * PM_WKDEP_PER
  309. */
  310. #define OMAP_EN_WKUP_SHIFT 4
  311. #define OMAP_EN_WKUP_MASK (1 << 4)
  312. /*
  313. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  314. * PM_PWSTCTRL_DSP
  315. *
  316. * 2430: PM_PWSTCTRL_MDM
  317. *
  318. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  319. * PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  320. * PM_PWSTCTRL_NEON
  321. */
  322. #define OMAP_LOGICRETSTATE (1 << 2)
  323. /*
  324. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  325. * PM_PWSTCTRL_DSP, PM_PWSTST_MPU
  326. *
  327. * 2430: PM_PWSTCTRL_MDM shared bits
  328. *
  329. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE,
  330. * PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  331. * PM_PWSTCTRL_NEON shared bits
  332. */
  333. #define OMAP_POWERSTATE_SHIFT 0
  334. #define OMAP_POWERSTATE_MASK (0x3 << 0)
  335. #endif