mcbsp.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * linux/arch/arm/mach-omap2/mcbsp.c
  3. *
  4. * Copyright (C) 2008 Instituto Nokia de Tecnologia
  5. * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Multichannel mode not supported.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/platform_device.h>
  19. #include <mach/irqs.h>
  20. #include <mach/dma.h>
  21. #include <mach/mux.h>
  22. #include <mach/cpu.h>
  23. #include <mach/mcbsp.h>
  24. static void omap2_mcbsp2_mux_setup(void)
  25. {
  26. omap_cfg_reg(Y15_24XX_MCBSP2_CLKX);
  27. omap_cfg_reg(R14_24XX_MCBSP2_FSX);
  28. omap_cfg_reg(W15_24XX_MCBSP2_DR);
  29. omap_cfg_reg(V15_24XX_MCBSP2_DX);
  30. omap_cfg_reg(V14_24XX_GPIO117);
  31. /*
  32. * TODO: Need to add MUX settings for OMAP 2430 SDP
  33. */
  34. }
  35. static void omap2_mcbsp_request(unsigned int id)
  36. {
  37. if (cpu_is_omap2420() && (id == OMAP_MCBSP2))
  38. omap2_mcbsp2_mux_setup();
  39. }
  40. static struct omap_mcbsp_ops omap2_mcbsp_ops = {
  41. .request = omap2_mcbsp_request,
  42. };
  43. #ifdef CONFIG_ARCH_OMAP2420
  44. static struct omap_mcbsp_platform_data omap2420_mcbsp_pdata[] = {
  45. {
  46. .phys_base = OMAP24XX_MCBSP1_BASE,
  47. .dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
  48. .dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
  49. .rx_irq = INT_24XX_MCBSP1_IRQ_RX,
  50. .tx_irq = INT_24XX_MCBSP1_IRQ_TX,
  51. .ops = &omap2_mcbsp_ops,
  52. },
  53. {
  54. .phys_base = OMAP24XX_MCBSP2_BASE,
  55. .dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
  56. .dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
  57. .rx_irq = INT_24XX_MCBSP2_IRQ_RX,
  58. .tx_irq = INT_24XX_MCBSP2_IRQ_TX,
  59. .ops = &omap2_mcbsp_ops,
  60. },
  61. };
  62. #define OMAP2420_MCBSP_PDATA_SZ ARRAY_SIZE(omap2420_mcbsp_pdata)
  63. #else
  64. #define omap2420_mcbsp_pdata NULL
  65. #define OMAP2420_MCBSP_PDATA_SZ 0
  66. #endif
  67. #ifdef CONFIG_ARCH_OMAP2430
  68. static struct omap_mcbsp_platform_data omap2430_mcbsp_pdata[] = {
  69. {
  70. .phys_base = OMAP24XX_MCBSP1_BASE,
  71. .dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
  72. .dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
  73. .rx_irq = INT_24XX_MCBSP1_IRQ_RX,
  74. .tx_irq = INT_24XX_MCBSP1_IRQ_TX,
  75. .ops = &omap2_mcbsp_ops,
  76. },
  77. {
  78. .phys_base = OMAP24XX_MCBSP2_BASE,
  79. .dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
  80. .dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
  81. .rx_irq = INT_24XX_MCBSP2_IRQ_RX,
  82. .tx_irq = INT_24XX_MCBSP2_IRQ_TX,
  83. .ops = &omap2_mcbsp_ops,
  84. },
  85. {
  86. .phys_base = OMAP2430_MCBSP3_BASE,
  87. .dma_rx_sync = OMAP24XX_DMA_MCBSP3_RX,
  88. .dma_tx_sync = OMAP24XX_DMA_MCBSP3_TX,
  89. .rx_irq = INT_24XX_MCBSP3_IRQ_RX,
  90. .tx_irq = INT_24XX_MCBSP3_IRQ_TX,
  91. .ops = &omap2_mcbsp_ops,
  92. },
  93. {
  94. .phys_base = OMAP2430_MCBSP4_BASE,
  95. .dma_rx_sync = OMAP24XX_DMA_MCBSP4_RX,
  96. .dma_tx_sync = OMAP24XX_DMA_MCBSP4_TX,
  97. .rx_irq = INT_24XX_MCBSP4_IRQ_RX,
  98. .tx_irq = INT_24XX_MCBSP4_IRQ_TX,
  99. .ops = &omap2_mcbsp_ops,
  100. },
  101. {
  102. .phys_base = OMAP2430_MCBSP5_BASE,
  103. .dma_rx_sync = OMAP24XX_DMA_MCBSP5_RX,
  104. .dma_tx_sync = OMAP24XX_DMA_MCBSP5_TX,
  105. .rx_irq = INT_24XX_MCBSP5_IRQ_RX,
  106. .tx_irq = INT_24XX_MCBSP5_IRQ_TX,
  107. .ops = &omap2_mcbsp_ops,
  108. },
  109. };
  110. #define OMAP2430_MCBSP_PDATA_SZ ARRAY_SIZE(omap2430_mcbsp_pdata)
  111. #else
  112. #define omap2430_mcbsp_pdata NULL
  113. #define OMAP2430_MCBSP_PDATA_SZ 0
  114. #endif
  115. #ifdef CONFIG_ARCH_OMAP34XX
  116. static struct omap_mcbsp_platform_data omap34xx_mcbsp_pdata[] = {
  117. {
  118. .phys_base = OMAP34XX_MCBSP1_BASE,
  119. .dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
  120. .dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
  121. .rx_irq = INT_24XX_MCBSP1_IRQ_RX,
  122. .tx_irq = INT_24XX_MCBSP1_IRQ_TX,
  123. .ops = &omap2_mcbsp_ops,
  124. .buffer_size = 0x6F,
  125. },
  126. {
  127. .phys_base = OMAP34XX_MCBSP2_BASE,
  128. .dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
  129. .dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
  130. .rx_irq = INT_24XX_MCBSP2_IRQ_RX,
  131. .tx_irq = INT_24XX_MCBSP2_IRQ_TX,
  132. .ops = &omap2_mcbsp_ops,
  133. .buffer_size = 0x3FF,
  134. },
  135. {
  136. .phys_base = OMAP34XX_MCBSP3_BASE,
  137. .dma_rx_sync = OMAP24XX_DMA_MCBSP3_RX,
  138. .dma_tx_sync = OMAP24XX_DMA_MCBSP3_TX,
  139. .rx_irq = INT_24XX_MCBSP3_IRQ_RX,
  140. .tx_irq = INT_24XX_MCBSP3_IRQ_TX,
  141. .ops = &omap2_mcbsp_ops,
  142. .buffer_size = 0x6F,
  143. },
  144. {
  145. .phys_base = OMAP34XX_MCBSP4_BASE,
  146. .dma_rx_sync = OMAP24XX_DMA_MCBSP4_RX,
  147. .dma_tx_sync = OMAP24XX_DMA_MCBSP4_TX,
  148. .rx_irq = INT_24XX_MCBSP4_IRQ_RX,
  149. .tx_irq = INT_24XX_MCBSP4_IRQ_TX,
  150. .ops = &omap2_mcbsp_ops,
  151. .buffer_size = 0x6F,
  152. },
  153. {
  154. .phys_base = OMAP34XX_MCBSP5_BASE,
  155. .dma_rx_sync = OMAP24XX_DMA_MCBSP5_RX,
  156. .dma_tx_sync = OMAP24XX_DMA_MCBSP5_TX,
  157. .rx_irq = INT_24XX_MCBSP5_IRQ_RX,
  158. .tx_irq = INT_24XX_MCBSP5_IRQ_TX,
  159. .ops = &omap2_mcbsp_ops,
  160. .buffer_size = 0x6F,
  161. },
  162. };
  163. #define OMAP34XX_MCBSP_PDATA_SZ ARRAY_SIZE(omap34xx_mcbsp_pdata)
  164. #else
  165. #define omap34xx_mcbsp_pdata NULL
  166. #define OMAP34XX_MCBSP_PDATA_SZ 0
  167. #endif
  168. static struct omap_mcbsp_platform_data omap44xx_mcbsp_pdata[] = {
  169. {
  170. .phys_base = OMAP44XX_MCBSP1_BASE,
  171. .dma_rx_sync = OMAP44XX_DMA_MCBSP1_RX,
  172. .dma_tx_sync = OMAP44XX_DMA_MCBSP1_TX,
  173. .rx_irq = INT_24XX_MCBSP1_IRQ_RX,
  174. .tx_irq = INT_24XX_MCBSP1_IRQ_TX,
  175. .ops = &omap2_mcbsp_ops,
  176. },
  177. {
  178. .phys_base = OMAP44XX_MCBSP2_BASE,
  179. .dma_rx_sync = OMAP44XX_DMA_MCBSP2_RX,
  180. .dma_tx_sync = OMAP44XX_DMA_MCBSP2_TX,
  181. .rx_irq = INT_24XX_MCBSP2_IRQ_RX,
  182. .tx_irq = INT_24XX_MCBSP2_IRQ_TX,
  183. .ops = &omap2_mcbsp_ops,
  184. },
  185. {
  186. .phys_base = OMAP44XX_MCBSP3_BASE,
  187. .dma_rx_sync = OMAP44XX_DMA_MCBSP3_RX,
  188. .dma_tx_sync = OMAP44XX_DMA_MCBSP3_TX,
  189. .rx_irq = INT_24XX_MCBSP3_IRQ_RX,
  190. .tx_irq = INT_24XX_MCBSP3_IRQ_TX,
  191. .ops = &omap2_mcbsp_ops,
  192. },
  193. {
  194. .phys_base = OMAP44XX_MCBSP4_BASE,
  195. .dma_rx_sync = OMAP44XX_DMA_MCBSP4_RX,
  196. .dma_tx_sync = OMAP44XX_DMA_MCBSP4_TX,
  197. .rx_irq = INT_24XX_MCBSP4_IRQ_RX,
  198. .tx_irq = INT_24XX_MCBSP4_IRQ_TX,
  199. .ops = &omap2_mcbsp_ops,
  200. },
  201. };
  202. #define OMAP44XX_MCBSP_PDATA_SZ ARRAY_SIZE(omap44xx_mcbsp_pdata)
  203. static int __init omap2_mcbsp_init(void)
  204. {
  205. if (cpu_is_omap2420())
  206. omap_mcbsp_count = OMAP2420_MCBSP_PDATA_SZ;
  207. if (cpu_is_omap2430())
  208. omap_mcbsp_count = OMAP2430_MCBSP_PDATA_SZ;
  209. if (cpu_is_omap34xx())
  210. omap_mcbsp_count = OMAP34XX_MCBSP_PDATA_SZ;
  211. if (cpu_is_omap44xx())
  212. omap_mcbsp_count = OMAP44XX_MCBSP_PDATA_SZ;
  213. mcbsp_ptr = kzalloc(omap_mcbsp_count * sizeof(struct omap_mcbsp *),
  214. GFP_KERNEL);
  215. if (!mcbsp_ptr)
  216. return -ENOMEM;
  217. if (cpu_is_omap2420())
  218. omap_mcbsp_register_board_cfg(omap2420_mcbsp_pdata,
  219. OMAP2420_MCBSP_PDATA_SZ);
  220. if (cpu_is_omap2430())
  221. omap_mcbsp_register_board_cfg(omap2430_mcbsp_pdata,
  222. OMAP2430_MCBSP_PDATA_SZ);
  223. if (cpu_is_omap34xx())
  224. omap_mcbsp_register_board_cfg(omap34xx_mcbsp_pdata,
  225. OMAP34XX_MCBSP_PDATA_SZ);
  226. if (cpu_is_omap44xx())
  227. omap_mcbsp_register_board_cfg(omap44xx_mcbsp_pdata,
  228. OMAP44XX_MCBSP_PDATA_SZ);
  229. return omap_mcbsp_init();
  230. }
  231. arch_initcall(omap2_mcbsp_init);