cm.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. #ifndef __ARCH_ASM_MACH_OMAP2_CM_H
  2. #define __ARCH_ASM_MACH_OMAP2_CM_H
  3. /*
  4. * OMAP2/3 Clock Management (CM) register definitions
  5. *
  6. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  7. * Copyright (C) 2007-2008 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "prcm-common.h"
  16. #define OMAP2420_CM_REGADDR(module, reg) \
  17. OMAP2_IO_ADDRESS(OMAP2420_CM_BASE + (module) + (reg))
  18. #define OMAP2430_CM_REGADDR(module, reg) \
  19. OMAP2_IO_ADDRESS(OMAP2430_CM_BASE + (module) + (reg))
  20. #define OMAP34XX_CM_REGADDR(module, reg) \
  21. OMAP2_IO_ADDRESS(OMAP3430_CM_BASE + (module) + (reg))
  22. /*
  23. * Architecture-specific global CM registers
  24. * Use cm_{read,write}_reg() with these registers.
  25. * These registers appear once per CM module.
  26. */
  27. #define OMAP3430_CM_REVISION OMAP34XX_CM_REGADDR(OCP_MOD, 0x0000)
  28. #define OMAP3430_CM_SYSCONFIG OMAP34XX_CM_REGADDR(OCP_MOD, 0x0010)
  29. #define OMAP3430_CM_POLCTRL OMAP34XX_CM_REGADDR(OCP_MOD, 0x009c)
  30. #define OMAP3_CM_CLKOUT_CTRL_OFFSET 0x0070
  31. #define OMAP3430_CM_CLKOUT_CTRL OMAP_CM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
  32. /*
  33. * Module specific CM registers from CM_BASE + domain offset
  34. * Use cm_{read,write}_mod_reg() with these registers.
  35. * These register offsets generally appear in more than one PRCM submodule.
  36. */
  37. /* Common between 24xx and 34xx */
  38. #define CM_FCLKEN 0x0000
  39. #define CM_FCLKEN1 CM_FCLKEN
  40. #define CM_CLKEN CM_FCLKEN
  41. #define CM_ICLKEN 0x0010
  42. #define CM_ICLKEN1 CM_ICLKEN
  43. #define CM_ICLKEN2 0x0014
  44. #define CM_ICLKEN3 0x0018
  45. #define CM_IDLEST 0x0020
  46. #define CM_IDLEST1 CM_IDLEST
  47. #define CM_IDLEST2 0x0024
  48. #define CM_AUTOIDLE 0x0030
  49. #define CM_AUTOIDLE1 CM_AUTOIDLE
  50. #define CM_AUTOIDLE2 0x0034
  51. #define CM_AUTOIDLE3 0x0038
  52. #define CM_CLKSEL 0x0040
  53. #define CM_CLKSEL1 CM_CLKSEL
  54. #define CM_CLKSEL2 0x0044
  55. #define CM_CLKSTCTRL 0x0048
  56. /* Architecture-specific registers */
  57. #define OMAP24XX_CM_FCLKEN2 0x0004
  58. #define OMAP24XX_CM_ICLKEN4 0x001c
  59. #define OMAP24XX_CM_AUTOIDLE4 0x003c
  60. #define OMAP2430_CM_IDLEST3 0x0028
  61. #define OMAP3430_CM_CLKEN_PLL 0x0004
  62. #define OMAP3430ES2_CM_CLKEN2 0x0004
  63. #define OMAP3430ES2_CM_FCLKEN3 0x0008
  64. #define OMAP3430_CM_IDLEST_PLL CM_IDLEST2
  65. #define OMAP3430_CM_AUTOIDLE_PLL CM_AUTOIDLE2
  66. #define OMAP3430ES2_CM_AUTOIDLE2_PLL CM_AUTOIDLE2
  67. #define OMAP3430_CM_CLKSEL1 CM_CLKSEL
  68. #define OMAP3430_CM_CLKSEL1_PLL CM_CLKSEL
  69. #define OMAP3430_CM_CLKSEL2_PLL CM_CLKSEL2
  70. #define OMAP3430_CM_SLEEPDEP CM_CLKSEL2
  71. #define OMAP3430_CM_CLKSEL3 CM_CLKSTCTRL
  72. #define OMAP3430_CM_CLKSTST 0x004c
  73. #define OMAP3430ES2_CM_CLKSEL4 0x004c
  74. #define OMAP3430ES2_CM_CLKSEL5 0x0050
  75. #define OMAP3430_CM_CLKSEL2_EMU 0x0050
  76. #define OMAP3430_CM_CLKSEL3_EMU 0x0054
  77. /* Clock management domain register get/set */
  78. #ifndef __ASSEMBLER__
  79. extern u32 cm_read_mod_reg(s16 module, u16 idx);
  80. extern void cm_write_mod_reg(u32 val, s16 module, u16 idx);
  81. extern u32 cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx);
  82. extern int omap2_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id,
  83. u8 idlest_shift);
  84. extern int omap4_cm_wait_module_ready(u32 prcm_mod, u8 prcm_dev_offs);
  85. static inline u32 cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  86. {
  87. return cm_rmw_mod_reg_bits(bits, bits, module, idx);
  88. }
  89. static inline u32 cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  90. {
  91. return cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  92. }
  93. #endif
  94. /* CM register bits shared between 24XX and 3430 */
  95. /* CM_CLKSEL_GFX */
  96. #define OMAP_CLKSEL_GFX_SHIFT 0
  97. #define OMAP_CLKSEL_GFX_MASK (0x7 << 0)
  98. /* CM_ICLKEN_GFX */
  99. #define OMAP_EN_GFX_SHIFT 0
  100. #define OMAP_EN_GFX (1 << 0)
  101. /* CM_IDLEST_GFX */
  102. #define OMAP_ST_GFX (1 << 0)
  103. #endif