clock34xx.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * OMAP3-specific clock framework functions
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * Testing and integration fixes by Jouni Högander
  9. *
  10. * Parts of this code are based on code written by
  11. * Richard Woodruff, Tony Lindgren, Tuukka Tikkanen, Karthik Dasu
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #undef DEBUG
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/errno.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <linux/limits.h>
  27. #include <linux/bitops.h>
  28. #include <mach/cpu.h>
  29. #include <mach/clock.h>
  30. #include <mach/sram.h>
  31. #include <asm/div64.h>
  32. #include <asm/clkdev.h>
  33. #include <mach/sdrc.h>
  34. #include "clock.h"
  35. #include "prm.h"
  36. #include "prm-regbits-34xx.h"
  37. #include "cm.h"
  38. #include "cm-regbits-34xx.h"
  39. static const struct clkops clkops_noncore_dpll_ops;
  40. static void omap3430es2_clk_ssi_find_idlest(struct clk *clk,
  41. void __iomem **idlest_reg,
  42. u8 *idlest_bit);
  43. static void omap3430es2_clk_hsotgusb_find_idlest(struct clk *clk,
  44. void __iomem **idlest_reg,
  45. u8 *idlest_bit);
  46. static void omap3430es2_clk_dss_usbhost_find_idlest(struct clk *clk,
  47. void __iomem **idlest_reg,
  48. u8 *idlest_bit);
  49. static const struct clkops clkops_omap3430es2_ssi_wait = {
  50. .enable = omap2_dflt_clk_enable,
  51. .disable = omap2_dflt_clk_disable,
  52. .find_idlest = omap3430es2_clk_ssi_find_idlest,
  53. .find_companion = omap2_clk_dflt_find_companion,
  54. };
  55. static const struct clkops clkops_omap3430es2_hsotgusb_wait = {
  56. .enable = omap2_dflt_clk_enable,
  57. .disable = omap2_dflt_clk_disable,
  58. .find_idlest = omap3430es2_clk_hsotgusb_find_idlest,
  59. .find_companion = omap2_clk_dflt_find_companion,
  60. };
  61. static const struct clkops clkops_omap3430es2_dss_usbhost_wait = {
  62. .enable = omap2_dflt_clk_enable,
  63. .disable = omap2_dflt_clk_disable,
  64. .find_idlest = omap3430es2_clk_dss_usbhost_find_idlest,
  65. .find_companion = omap2_clk_dflt_find_companion,
  66. };
  67. #include "clock34xx.h"
  68. struct omap_clk {
  69. u32 cpu;
  70. struct clk_lookup lk;
  71. };
  72. #define CLK(dev, con, ck, cp) \
  73. { \
  74. .cpu = cp, \
  75. .lk = { \
  76. .dev_id = dev, \
  77. .con_id = con, \
  78. .clk = ck, \
  79. }, \
  80. }
  81. #define CK_343X (1 << 0)
  82. #define CK_3430ES1 (1 << 1)
  83. #define CK_3430ES2 (1 << 2)
  84. static struct omap_clk omap34xx_clks[] = {
  85. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_343X),
  86. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_343X),
  87. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_343X),
  88. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2),
  89. CLK(NULL, "virt_19_2m_ck", &virt_19_2m_ck, CK_343X),
  90. CLK(NULL, "virt_26m_ck", &virt_26m_ck, CK_343X),
  91. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_343X),
  92. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_343X),
  93. CLK(NULL, "sys_ck", &sys_ck, CK_343X),
  94. CLK(NULL, "sys_altclk", &sys_altclk, CK_343X),
  95. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_343X),
  96. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_343X),
  97. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_343X),
  98. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_343X),
  99. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_343X),
  100. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_343X),
  101. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_343X),
  102. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_343X),
  103. CLK(NULL, "core_ck", &core_ck, CK_343X),
  104. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_343X),
  105. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_343X),
  106. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_343X),
  107. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_343X),
  108. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_343X),
  109. CLK(NULL, "emu_core_alwon_ck", &emu_core_alwon_ck, CK_343X),
  110. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_343X),
  111. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_343X),
  112. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_343X),
  113. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_343X),
  114. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_343X),
  115. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_343X),
  116. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_343X),
  117. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_343X),
  118. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_343X),
  119. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_343X),
  120. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_343X),
  121. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_343X),
  122. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_343X),
  123. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_343X),
  124. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_343X),
  125. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_343X),
  126. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_343X),
  127. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_343X),
  128. CLK(NULL, "emu_per_alwon_ck", &emu_per_alwon_ck, CK_343X),
  129. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2),
  130. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2),
  131. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_343X),
  132. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_343X),
  133. CLK(NULL, "corex2_fck", &corex2_fck, CK_343X),
  134. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_343X),
  135. CLK(NULL, "mpu_ck", &mpu_ck, CK_343X),
  136. CLK(NULL, "arm_fck", &arm_fck, CK_343X),
  137. CLK(NULL, "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_343X),
  138. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_343X),
  139. CLK(NULL, "iva2_ck", &iva2_ck, CK_343X),
  140. CLK(NULL, "l3_ick", &l3_ick, CK_343X),
  141. CLK(NULL, "l4_ick", &l4_ick, CK_343X),
  142. CLK(NULL, "rm_ick", &rm_ick, CK_343X),
  143. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  144. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  145. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  146. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  147. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  148. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2),
  149. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2),
  150. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  151. CLK(NULL, "modem_fck", &modem_fck, CK_343X),
  152. CLK(NULL, "sad2d_ick", &sad2d_ick, CK_343X),
  153. CLK(NULL, "mad2d_ick", &mad2d_ick, CK_343X),
  154. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_343X),
  155. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_343X),
  156. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2),
  157. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2),
  158. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2),
  159. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_343X),
  160. CLK("mmci-omap-hs.2", "fck", &mmchs3_fck, CK_3430ES2),
  161. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_343X),
  162. CLK(NULL, "mspro_fck", &mspro_fck, CK_343X),
  163. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_343X),
  164. CLK("i2c_omap.3", "fck", &i2c3_fck, CK_343X),
  165. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_343X),
  166. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_343X),
  167. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_343X),
  168. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_343X),
  169. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_343X),
  170. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_343X),
  171. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_343X),
  172. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_343X),
  173. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_343X),
  174. CLK(NULL, "uart2_fck", &uart2_fck, CK_343X),
  175. CLK(NULL, "uart1_fck", &uart1_fck, CK_343X),
  176. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  177. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_343X),
  178. CLK("omap_hdq.0", "fck", &hdq_fck, CK_343X),
  179. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es1, CK_3430ES1),
  180. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es2, CK_3430ES2),
  181. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es1, CK_3430ES1),
  182. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es2, CK_3430ES2),
  183. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_343X),
  184. CLK("musb_hdrc", "ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  185. CLK("musb_hdrc", "ick", &hsotgusb_ick_3430es2, CK_3430ES2),
  186. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_343X),
  187. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_343X),
  188. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_343X),
  189. CLK(NULL, "pka_ick", &pka_ick, CK_343X),
  190. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_343X),
  191. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2),
  192. CLK("mmci-omap-hs.2", "ick", &mmchs3_ick, CK_3430ES2),
  193. CLK(NULL, "icr_ick", &icr_ick, CK_343X),
  194. CLK(NULL, "aes2_ick", &aes2_ick, CK_343X),
  195. CLK(NULL, "sha12_ick", &sha12_ick, CK_343X),
  196. CLK(NULL, "des2_ick", &des2_ick, CK_343X),
  197. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_343X),
  198. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_343X),
  199. CLK(NULL, "mspro_ick", &mspro_ick, CK_343X),
  200. CLK("omap_hdq.0", "ick", &hdq_ick, CK_343X),
  201. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_343X),
  202. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_343X),
  203. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_343X),
  204. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_343X),
  205. CLK("i2c_omap.3", "ick", &i2c3_ick, CK_343X),
  206. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_343X),
  207. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_343X),
  208. CLK(NULL, "uart2_ick", &uart2_ick, CK_343X),
  209. CLK(NULL, "uart1_ick", &uart1_ick, CK_343X),
  210. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_343X),
  211. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_343X),
  212. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_343X),
  213. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_343X),
  214. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  215. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_343X),
  216. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_343X),
  217. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_343X),
  218. CLK(NULL, "ssi_ick", &ssi_ick_3430es1, CK_3430ES1),
  219. CLK(NULL, "ssi_ick", &ssi_ick_3430es2, CK_3430ES2),
  220. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  221. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_343X),
  222. CLK(NULL, "aes1_ick", &aes1_ick, CK_343X),
  223. CLK("omap_rng", "ick", &rng_ick, CK_343X),
  224. CLK(NULL, "sha11_ick", &sha11_ick, CK_343X),
  225. CLK(NULL, "des1_ick", &des1_ick, CK_343X),
  226. CLK("omapfb", "dss1_fck", &dss1_alwon_fck_3430es1, CK_3430ES1),
  227. CLK("omapfb", "dss1_fck", &dss1_alwon_fck_3430es2, CK_3430ES2),
  228. CLK("omapfb", "tv_fck", &dss_tv_fck, CK_343X),
  229. CLK("omapfb", "video_fck", &dss_96m_fck, CK_343X),
  230. CLK("omapfb", "dss2_fck", &dss2_alwon_fck, CK_343X),
  231. CLK("omapfb", "ick", &dss_ick_3430es1, CK_3430ES1),
  232. CLK("omapfb", "ick", &dss_ick_3430es2, CK_3430ES2),
  233. CLK(NULL, "cam_mclk", &cam_mclk, CK_343X),
  234. CLK(NULL, "cam_ick", &cam_ick, CK_343X),
  235. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_343X),
  236. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2),
  237. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2),
  238. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2),
  239. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2),
  240. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_343X),
  241. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_343X),
  242. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_343X),
  243. CLK("omap_wdt", "fck", &wdt2_fck, CK_343X),
  244. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_343X),
  245. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2),
  246. CLK("omap_wdt", "ick", &wdt2_ick, CK_343X),
  247. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_343X),
  248. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_343X),
  249. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_343X),
  250. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_343X),
  251. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_343X),
  252. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_343X),
  253. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_343X),
  254. CLK(NULL, "uart3_fck", &uart3_fck, CK_343X),
  255. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_343X),
  256. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_343X),
  257. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_343X),
  258. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_343X),
  259. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_343X),
  260. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_343X),
  261. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_343X),
  262. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_343X),
  263. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_343X),
  264. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_343X),
  265. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_343X),
  266. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_343X),
  267. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_343X),
  268. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_343X),
  269. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_343X),
  270. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_343X),
  271. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_343X),
  272. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_343X),
  273. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_343X),
  274. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_343X),
  275. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_343X),
  276. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_343X),
  277. CLK(NULL, "uart3_ick", &uart3_ick, CK_343X),
  278. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_343X),
  279. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_343X),
  280. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_343X),
  281. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_343X),
  282. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_343X),
  283. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_343X),
  284. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_343X),
  285. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_343X),
  286. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_343X),
  287. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_343X),
  288. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_343X),
  289. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_343X),
  290. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_343X),
  291. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_343X),
  292. CLK(NULL, "emu_src_ck", &emu_src_ck, CK_343X),
  293. CLK(NULL, "pclk_fck", &pclk_fck, CK_343X),
  294. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_343X),
  295. CLK(NULL, "atclk_fck", &atclk_fck, CK_343X),
  296. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_343X),
  297. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_343X),
  298. CLK(NULL, "sr1_fck", &sr1_fck, CK_343X),
  299. CLK(NULL, "sr2_fck", &sr2_fck, CK_343X),
  300. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_343X),
  301. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_343X),
  302. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_343X),
  303. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_343X),
  304. };
  305. /* CM_AUTOIDLE_PLL*.AUTO_* bit values */
  306. #define DPLL_AUTOIDLE_DISABLE 0x0
  307. #define DPLL_AUTOIDLE_LOW_POWER_STOP 0x1
  308. #define MAX_DPLL_WAIT_TRIES 1000000
  309. #define MIN_SDRC_DLL_LOCK_FREQ 83000000
  310. #define CYCLES_PER_MHZ 1000000
  311. /* Scale factor for fixed-point arith in omap3_core_dpll_m2_set_rate() */
  312. #define SDRC_MPURATE_SCALE 8
  313. /* 2^SDRC_MPURATE_BASE_SHIFT: MPU MHz that SDRC_MPURATE_LOOPS is defined for */
  314. #define SDRC_MPURATE_BASE_SHIFT 9
  315. /*
  316. * SDRC_MPURATE_LOOPS: Number of MPU loops to execute at
  317. * 2^MPURATE_BASE_SHIFT MHz for SDRC to stabilize
  318. */
  319. #define SDRC_MPURATE_LOOPS 96
  320. /*
  321. * DPLL5_FREQ_FOR_USBHOST: USBHOST and USBTLL are the only clocks
  322. * that are sourced by DPLL5, and both of these require this clock
  323. * to be at 120 MHz for proper operation.
  324. */
  325. #define DPLL5_FREQ_FOR_USBHOST 120000000
  326. /**
  327. * omap3430es2_clk_ssi_find_idlest - return CM_IDLEST info for SSI
  328. * @clk: struct clk * being enabled
  329. * @idlest_reg: void __iomem ** to store CM_IDLEST reg address into
  330. * @idlest_bit: pointer to a u8 to store the CM_IDLEST bit shift into
  331. *
  332. * The OMAP3430ES2 SSI target CM_IDLEST bit is at a different shift
  333. * from the CM_{I,F}CLKEN bit. Pass back the correct info via
  334. * @idlest_reg and @idlest_bit. No return value.
  335. */
  336. static void omap3430es2_clk_ssi_find_idlest(struct clk *clk,
  337. void __iomem **idlest_reg,
  338. u8 *idlest_bit)
  339. {
  340. u32 r;
  341. r = (((__force u32)clk->enable_reg & ~0xf0) | 0x20);
  342. *idlest_reg = (__force void __iomem *)r;
  343. *idlest_bit = OMAP3430ES2_ST_SSI_IDLE_SHIFT;
  344. }
  345. /**
  346. * omap3430es2_clk_dss_usbhost_find_idlest - CM_IDLEST info for DSS, USBHOST
  347. * @clk: struct clk * being enabled
  348. * @idlest_reg: void __iomem ** to store CM_IDLEST reg address into
  349. * @idlest_bit: pointer to a u8 to store the CM_IDLEST bit shift into
  350. *
  351. * Some OMAP modules on OMAP3 ES2+ chips have both initiator and
  352. * target IDLEST bits. For our purposes, we are concerned with the
  353. * target IDLEST bits, which exist at a different bit position than
  354. * the *CLKEN bit position for these modules (DSS and USBHOST) (The
  355. * default find_idlest code assumes that they are at the same
  356. * position.) No return value.
  357. */
  358. static void omap3430es2_clk_dss_usbhost_find_idlest(struct clk *clk,
  359. void __iomem **idlest_reg,
  360. u8 *idlest_bit)
  361. {
  362. u32 r;
  363. r = (((__force u32)clk->enable_reg & ~0xf0) | 0x20);
  364. *idlest_reg = (__force void __iomem *)r;
  365. /* USBHOST_IDLE has same shift */
  366. *idlest_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT;
  367. }
  368. /**
  369. * omap3430es2_clk_hsotgusb_find_idlest - return CM_IDLEST info for HSOTGUSB
  370. * @clk: struct clk * being enabled
  371. * @idlest_reg: void __iomem ** to store CM_IDLEST reg address into
  372. * @idlest_bit: pointer to a u8 to store the CM_IDLEST bit shift into
  373. *
  374. * The OMAP3430ES2 HSOTGUSB target CM_IDLEST bit is at a different
  375. * shift from the CM_{I,F}CLKEN bit. Pass back the correct info via
  376. * @idlest_reg and @idlest_bit. No return value.
  377. */
  378. static void omap3430es2_clk_hsotgusb_find_idlest(struct clk *clk,
  379. void __iomem **idlest_reg,
  380. u8 *idlest_bit)
  381. {
  382. u32 r;
  383. r = (((__force u32)clk->enable_reg & ~0xf0) | 0x20);
  384. *idlest_reg = (__force void __iomem *)r;
  385. *idlest_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT;
  386. }
  387. /**
  388. * omap3_dpll_recalc - recalculate DPLL rate
  389. * @clk: DPLL struct clk
  390. *
  391. * Recalculate and propagate the DPLL rate.
  392. */
  393. static unsigned long omap3_dpll_recalc(struct clk *clk)
  394. {
  395. return omap2_get_dpll_rate(clk);
  396. }
  397. /* _omap3_dpll_write_clken - write clken_bits arg to a DPLL's enable bits */
  398. static void _omap3_dpll_write_clken(struct clk *clk, u8 clken_bits)
  399. {
  400. const struct dpll_data *dd;
  401. u32 v;
  402. dd = clk->dpll_data;
  403. v = __raw_readl(dd->control_reg);
  404. v &= ~dd->enable_mask;
  405. v |= clken_bits << __ffs(dd->enable_mask);
  406. __raw_writel(v, dd->control_reg);
  407. }
  408. /* _omap3_wait_dpll_status: wait for a DPLL to enter a specific state */
  409. static int _omap3_wait_dpll_status(struct clk *clk, u8 state)
  410. {
  411. const struct dpll_data *dd;
  412. int i = 0;
  413. int ret = -EINVAL;
  414. dd = clk->dpll_data;
  415. state <<= __ffs(dd->idlest_mask);
  416. while (((__raw_readl(dd->idlest_reg) & dd->idlest_mask) != state) &&
  417. i < MAX_DPLL_WAIT_TRIES) {
  418. i++;
  419. udelay(1);
  420. }
  421. if (i == MAX_DPLL_WAIT_TRIES) {
  422. printk(KERN_ERR "clock: %s failed transition to '%s'\n",
  423. clk->name, (state) ? "locked" : "bypassed");
  424. } else {
  425. pr_debug("clock: %s transition to '%s' in %d loops\n",
  426. clk->name, (state) ? "locked" : "bypassed", i);
  427. ret = 0;
  428. }
  429. return ret;
  430. }
  431. /* From 3430 TRM ES2 4.7.6.2 */
  432. static u16 _omap3_dpll_compute_freqsel(struct clk *clk, u8 n)
  433. {
  434. unsigned long fint;
  435. u16 f = 0;
  436. fint = clk->dpll_data->clk_ref->rate / n;
  437. pr_debug("clock: fint is %lu\n", fint);
  438. if (fint >= 750000 && fint <= 1000000)
  439. f = 0x3;
  440. else if (fint > 1000000 && fint <= 1250000)
  441. f = 0x4;
  442. else if (fint > 1250000 && fint <= 1500000)
  443. f = 0x5;
  444. else if (fint > 1500000 && fint <= 1750000)
  445. f = 0x6;
  446. else if (fint > 1750000 && fint <= 2100000)
  447. f = 0x7;
  448. else if (fint > 7500000 && fint <= 10000000)
  449. f = 0xB;
  450. else if (fint > 10000000 && fint <= 12500000)
  451. f = 0xC;
  452. else if (fint > 12500000 && fint <= 15000000)
  453. f = 0xD;
  454. else if (fint > 15000000 && fint <= 17500000)
  455. f = 0xE;
  456. else if (fint > 17500000 && fint <= 21000000)
  457. f = 0xF;
  458. else
  459. pr_debug("clock: unknown freqsel setting for %d\n", n);
  460. return f;
  461. }
  462. /* Non-CORE DPLL (e.g., DPLLs that do not control SDRC) clock functions */
  463. /*
  464. * _omap3_noncore_dpll_lock - instruct a DPLL to lock and wait for readiness
  465. * @clk: pointer to a DPLL struct clk
  466. *
  467. * Instructs a non-CORE DPLL to lock. Waits for the DPLL to report
  468. * readiness before returning. Will save and restore the DPLL's
  469. * autoidle state across the enable, per the CDP code. If the DPLL
  470. * locked successfully, return 0; if the DPLL did not lock in the time
  471. * allotted, or DPLL3 was passed in, return -EINVAL.
  472. */
  473. static int _omap3_noncore_dpll_lock(struct clk *clk)
  474. {
  475. u8 ai;
  476. int r;
  477. if (clk == &dpll3_ck)
  478. return -EINVAL;
  479. pr_debug("clock: locking DPLL %s\n", clk->name);
  480. ai = omap3_dpll_autoidle_read(clk);
  481. omap3_dpll_deny_idle(clk);
  482. _omap3_dpll_write_clken(clk, DPLL_LOCKED);
  483. r = _omap3_wait_dpll_status(clk, 1);
  484. if (ai)
  485. omap3_dpll_allow_idle(clk);
  486. return r;
  487. }
  488. /*
  489. * _omap3_noncore_dpll_bypass - instruct a DPLL to bypass and wait for readiness
  490. * @clk: pointer to a DPLL struct clk
  491. *
  492. * Instructs a non-CORE DPLL to enter low-power bypass mode. In
  493. * bypass mode, the DPLL's rate is set equal to its parent clock's
  494. * rate. Waits for the DPLL to report readiness before returning.
  495. * Will save and restore the DPLL's autoidle state across the enable,
  496. * per the CDP code. If the DPLL entered bypass mode successfully,
  497. * return 0; if the DPLL did not enter bypass in the time allotted, or
  498. * DPLL3 was passed in, or the DPLL does not support low-power bypass,
  499. * return -EINVAL.
  500. */
  501. static int _omap3_noncore_dpll_bypass(struct clk *clk)
  502. {
  503. int r;
  504. u8 ai;
  505. if (clk == &dpll3_ck)
  506. return -EINVAL;
  507. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS)))
  508. return -EINVAL;
  509. pr_debug("clock: configuring DPLL %s for low-power bypass\n",
  510. clk->name);
  511. ai = omap3_dpll_autoidle_read(clk);
  512. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_BYPASS);
  513. r = _omap3_wait_dpll_status(clk, 0);
  514. if (ai)
  515. omap3_dpll_allow_idle(clk);
  516. else
  517. omap3_dpll_deny_idle(clk);
  518. return r;
  519. }
  520. /*
  521. * _omap3_noncore_dpll_stop - instruct a DPLL to stop
  522. * @clk: pointer to a DPLL struct clk
  523. *
  524. * Instructs a non-CORE DPLL to enter low-power stop. Will save and
  525. * restore the DPLL's autoidle state across the stop, per the CDP
  526. * code. If DPLL3 was passed in, or the DPLL does not support
  527. * low-power stop, return -EINVAL; otherwise, return 0.
  528. */
  529. static int _omap3_noncore_dpll_stop(struct clk *clk)
  530. {
  531. u8 ai;
  532. if (clk == &dpll3_ck)
  533. return -EINVAL;
  534. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_STOP)))
  535. return -EINVAL;
  536. pr_debug("clock: stopping DPLL %s\n", clk->name);
  537. ai = omap3_dpll_autoidle_read(clk);
  538. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_STOP);
  539. if (ai)
  540. omap3_dpll_allow_idle(clk);
  541. else
  542. omap3_dpll_deny_idle(clk);
  543. return 0;
  544. }
  545. /**
  546. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  547. * @clk: pointer to a DPLL struct clk
  548. *
  549. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  550. * The choice of modes depends on the DPLL's programmed rate: if it is
  551. * the same as the DPLL's parent clock, it will enter bypass;
  552. * otherwise, it will enter lock. This code will wait for the DPLL to
  553. * indicate readiness before returning, unless the DPLL takes too long
  554. * to enter the target state. Intended to be used as the struct clk's
  555. * enable function. If DPLL3 was passed in, or the DPLL does not
  556. * support low-power stop, or if the DPLL took too long to enter
  557. * bypass or lock, return -EINVAL; otherwise, return 0.
  558. */
  559. static int omap3_noncore_dpll_enable(struct clk *clk)
  560. {
  561. int r;
  562. struct dpll_data *dd;
  563. if (clk == &dpll3_ck)
  564. return -EINVAL;
  565. dd = clk->dpll_data;
  566. if (!dd)
  567. return -EINVAL;
  568. if (clk->rate == dd->clk_bypass->rate) {
  569. WARN_ON(clk->parent != dd->clk_bypass);
  570. r = _omap3_noncore_dpll_bypass(clk);
  571. } else {
  572. WARN_ON(clk->parent != dd->clk_ref);
  573. r = _omap3_noncore_dpll_lock(clk);
  574. }
  575. /* FIXME: this is dubious - if clk->rate has changed, what about propagating? */
  576. if (!r)
  577. clk->rate = omap2_get_dpll_rate(clk);
  578. return r;
  579. }
  580. /**
  581. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  582. * @clk: pointer to a DPLL struct clk
  583. *
  584. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  585. * The choice of modes depends on the DPLL's programmed rate: if it is
  586. * the same as the DPLL's parent clock, it will enter bypass;
  587. * otherwise, it will enter lock. This code will wait for the DPLL to
  588. * indicate readiness before returning, unless the DPLL takes too long
  589. * to enter the target state. Intended to be used as the struct clk's
  590. * enable function. If DPLL3 was passed in, or the DPLL does not
  591. * support low-power stop, or if the DPLL took too long to enter
  592. * bypass or lock, return -EINVAL; otherwise, return 0.
  593. */
  594. static void omap3_noncore_dpll_disable(struct clk *clk)
  595. {
  596. if (clk == &dpll3_ck)
  597. return;
  598. _omap3_noncore_dpll_stop(clk);
  599. }
  600. /* Non-CORE DPLL rate set code */
  601. /*
  602. * omap3_noncore_dpll_program - set non-core DPLL M,N values directly
  603. * @clk: struct clk * of DPLL to set
  604. * @m: DPLL multiplier to set
  605. * @n: DPLL divider to set
  606. * @freqsel: FREQSEL value to set
  607. *
  608. * Program the DPLL with the supplied M, N values, and wait for the DPLL to
  609. * lock.. Returns -EINVAL upon error, or 0 upon success.
  610. */
  611. static int omap3_noncore_dpll_program(struct clk *clk, u16 m, u8 n, u16 freqsel)
  612. {
  613. struct dpll_data *dd = clk->dpll_data;
  614. u32 v;
  615. /* 3430 ES2 TRM: 4.7.6.9 DPLL Programming Sequence */
  616. _omap3_noncore_dpll_bypass(clk);
  617. /* Set jitter correction */
  618. v = __raw_readl(dd->control_reg);
  619. v &= ~dd->freqsel_mask;
  620. v |= freqsel << __ffs(dd->freqsel_mask);
  621. __raw_writel(v, dd->control_reg);
  622. /* Set DPLL multiplier, divider */
  623. v = __raw_readl(dd->mult_div1_reg);
  624. v &= ~(dd->mult_mask | dd->div1_mask);
  625. v |= m << __ffs(dd->mult_mask);
  626. v |= (n - 1) << __ffs(dd->div1_mask);
  627. __raw_writel(v, dd->mult_div1_reg);
  628. /* We let the clock framework set the other output dividers later */
  629. /* REVISIT: Set ramp-up delay? */
  630. _omap3_noncore_dpll_lock(clk);
  631. return 0;
  632. }
  633. /**
  634. * omap3_noncore_dpll_set_rate - set non-core DPLL rate
  635. * @clk: struct clk * of DPLL to set
  636. * @rate: rounded target rate
  637. *
  638. * Set the DPLL CLKOUT to the target rate. If the DPLL can enter
  639. * low-power bypass, and the target rate is the bypass source clock
  640. * rate, then configure the DPLL for bypass. Otherwise, round the
  641. * target rate if it hasn't been done already, then program and lock
  642. * the DPLL. Returns -EINVAL upon error, or 0 upon success.
  643. */
  644. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate)
  645. {
  646. struct clk *new_parent = NULL;
  647. u16 freqsel;
  648. struct dpll_data *dd;
  649. int ret;
  650. if (!clk || !rate)
  651. return -EINVAL;
  652. dd = clk->dpll_data;
  653. if (!dd)
  654. return -EINVAL;
  655. if (rate == omap2_get_dpll_rate(clk))
  656. return 0;
  657. /*
  658. * Ensure both the bypass and ref clocks are enabled prior to
  659. * doing anything; we need the bypass clock running to reprogram
  660. * the DPLL.
  661. */
  662. omap2_clk_enable(dd->clk_bypass);
  663. omap2_clk_enable(dd->clk_ref);
  664. if (dd->clk_bypass->rate == rate &&
  665. (clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS))) {
  666. pr_debug("clock: %s: set rate: entering bypass.\n", clk->name);
  667. ret = _omap3_noncore_dpll_bypass(clk);
  668. if (!ret)
  669. new_parent = dd->clk_bypass;
  670. } else {
  671. if (dd->last_rounded_rate != rate)
  672. omap2_dpll_round_rate(clk, rate);
  673. if (dd->last_rounded_rate == 0)
  674. return -EINVAL;
  675. freqsel = _omap3_dpll_compute_freqsel(clk, dd->last_rounded_n);
  676. if (!freqsel)
  677. WARN_ON(1);
  678. pr_debug("clock: %s: set rate: locking rate to %lu.\n",
  679. clk->name, rate);
  680. ret = omap3_noncore_dpll_program(clk, dd->last_rounded_m,
  681. dd->last_rounded_n, freqsel);
  682. if (!ret)
  683. new_parent = dd->clk_ref;
  684. }
  685. if (!ret) {
  686. /*
  687. * Switch the parent clock in the heirarchy, and make sure
  688. * that the new parent's usecount is correct. Note: we
  689. * enable the new parent before disabling the old to avoid
  690. * any unnecessary hardware disable->enable transitions.
  691. */
  692. if (clk->usecount) {
  693. omap2_clk_enable(new_parent);
  694. omap2_clk_disable(clk->parent);
  695. }
  696. clk_reparent(clk, new_parent);
  697. clk->rate = rate;
  698. }
  699. omap2_clk_disable(dd->clk_ref);
  700. omap2_clk_disable(dd->clk_bypass);
  701. return 0;
  702. }
  703. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate)
  704. {
  705. /*
  706. * According to the 12-5 CDP code from TI, "Limitation 2.5"
  707. * on 3430ES1 prevents us from changing DPLL multipliers or dividers
  708. * on DPLL4.
  709. */
  710. if (omap_rev() == OMAP3430_REV_ES1_0) {
  711. printk(KERN_ERR "clock: DPLL4 cannot change rate due to "
  712. "silicon 'Limitation 2.5' on 3430ES1.\n");
  713. return -EINVAL;
  714. }
  715. return omap3_noncore_dpll_set_rate(clk, rate);
  716. }
  717. /*
  718. * CORE DPLL (DPLL3) rate programming functions
  719. *
  720. * These call into SRAM code to do the actual CM writes, since the SDRAM
  721. * is clocked from DPLL3.
  722. */
  723. /**
  724. * omap3_core_dpll_m2_set_rate - set CORE DPLL M2 divider
  725. * @clk: struct clk * of DPLL to set
  726. * @rate: rounded target rate
  727. *
  728. * Program the DPLL M2 divider with the rounded target rate. Returns
  729. * -EINVAL upon error, or 0 upon success.
  730. */
  731. static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate)
  732. {
  733. u32 new_div = 0;
  734. u32 unlock_dll = 0;
  735. u32 c;
  736. unsigned long validrate, sdrcrate, mpurate;
  737. struct omap_sdrc_params *sdrc_cs0;
  738. struct omap_sdrc_params *sdrc_cs1;
  739. int ret;
  740. if (!clk || !rate)
  741. return -EINVAL;
  742. if (clk != &dpll3_m2_ck)
  743. return -EINVAL;
  744. validrate = omap2_clksel_round_rate_div(clk, rate, &new_div);
  745. if (validrate != rate)
  746. return -EINVAL;
  747. sdrcrate = sdrc_ick.rate;
  748. if (rate > clk->rate)
  749. sdrcrate <<= ((rate / clk->rate) >> 1);
  750. else
  751. sdrcrate >>= ((clk->rate / rate) >> 1);
  752. ret = omap2_sdrc_get_params(sdrcrate, &sdrc_cs0, &sdrc_cs1);
  753. if (ret)
  754. return -EINVAL;
  755. if (sdrcrate < MIN_SDRC_DLL_LOCK_FREQ) {
  756. pr_debug("clock: will unlock SDRC DLL\n");
  757. unlock_dll = 1;
  758. }
  759. /*
  760. * XXX This only needs to be done when the CPU frequency changes
  761. */
  762. mpurate = arm_fck.rate / CYCLES_PER_MHZ;
  763. c = (mpurate << SDRC_MPURATE_SCALE) >> SDRC_MPURATE_BASE_SHIFT;
  764. c += 1; /* for safety */
  765. c *= SDRC_MPURATE_LOOPS;
  766. c >>= SDRC_MPURATE_SCALE;
  767. if (c == 0)
  768. c = 1;
  769. pr_debug("clock: changing CORE DPLL rate from %lu to %lu\n", clk->rate,
  770. validrate);
  771. pr_debug("clock: SDRC CS0 timing params used:"
  772. " RFR %08x CTRLA %08x CTRLB %08x MR %08x\n",
  773. sdrc_cs0->rfr_ctrl, sdrc_cs0->actim_ctrla,
  774. sdrc_cs0->actim_ctrlb, sdrc_cs0->mr);
  775. if (sdrc_cs1)
  776. pr_debug("clock: SDRC CS1 timing params used: "
  777. " RFR %08x CTRLA %08x CTRLB %08x MR %08x\n",
  778. sdrc_cs1->rfr_ctrl, sdrc_cs1->actim_ctrla,
  779. sdrc_cs1->actim_ctrlb, sdrc_cs1->mr);
  780. if (sdrc_cs1)
  781. omap3_configure_core_dpll(
  782. new_div, unlock_dll, c, rate > clk->rate,
  783. sdrc_cs0->rfr_ctrl, sdrc_cs0->actim_ctrla,
  784. sdrc_cs0->actim_ctrlb, sdrc_cs0->mr,
  785. sdrc_cs1->rfr_ctrl, sdrc_cs1->actim_ctrla,
  786. sdrc_cs1->actim_ctrlb, sdrc_cs1->mr);
  787. else
  788. omap3_configure_core_dpll(
  789. new_div, unlock_dll, c, rate > clk->rate,
  790. sdrc_cs0->rfr_ctrl, sdrc_cs0->actim_ctrla,
  791. sdrc_cs0->actim_ctrlb, sdrc_cs0->mr,
  792. 0, 0, 0, 0);
  793. return 0;
  794. }
  795. static const struct clkops clkops_noncore_dpll_ops = {
  796. .enable = &omap3_noncore_dpll_enable,
  797. .disable = &omap3_noncore_dpll_disable,
  798. };
  799. /* DPLL autoidle read/set code */
  800. /**
  801. * omap3_dpll_autoidle_read - read a DPLL's autoidle bits
  802. * @clk: struct clk * of the DPLL to read
  803. *
  804. * Return the DPLL's autoidle bits, shifted down to bit 0. Returns
  805. * -EINVAL if passed a null pointer or if the struct clk does not
  806. * appear to refer to a DPLL.
  807. */
  808. static u32 omap3_dpll_autoidle_read(struct clk *clk)
  809. {
  810. const struct dpll_data *dd;
  811. u32 v;
  812. if (!clk || !clk->dpll_data)
  813. return -EINVAL;
  814. dd = clk->dpll_data;
  815. v = __raw_readl(dd->autoidle_reg);
  816. v &= dd->autoidle_mask;
  817. v >>= __ffs(dd->autoidle_mask);
  818. return v;
  819. }
  820. /**
  821. * omap3_dpll_allow_idle - enable DPLL autoidle bits
  822. * @clk: struct clk * of the DPLL to operate on
  823. *
  824. * Enable DPLL automatic idle control. This automatic idle mode
  825. * switching takes effect only when the DPLL is locked, at least on
  826. * OMAP3430. The DPLL will enter low-power stop when its downstream
  827. * clocks are gated. No return value.
  828. */
  829. static void omap3_dpll_allow_idle(struct clk *clk)
  830. {
  831. const struct dpll_data *dd;
  832. u32 v;
  833. if (!clk || !clk->dpll_data)
  834. return;
  835. dd = clk->dpll_data;
  836. /*
  837. * REVISIT: CORE DPLL can optionally enter low-power bypass
  838. * by writing 0x5 instead of 0x1. Add some mechanism to
  839. * optionally enter this mode.
  840. */
  841. v = __raw_readl(dd->autoidle_reg);
  842. v &= ~dd->autoidle_mask;
  843. v |= DPLL_AUTOIDLE_LOW_POWER_STOP << __ffs(dd->autoidle_mask);
  844. __raw_writel(v, dd->autoidle_reg);
  845. }
  846. /**
  847. * omap3_dpll_deny_idle - prevent DPLL from automatically idling
  848. * @clk: struct clk * of the DPLL to operate on
  849. *
  850. * Disable DPLL automatic idle control. No return value.
  851. */
  852. static void omap3_dpll_deny_idle(struct clk *clk)
  853. {
  854. const struct dpll_data *dd;
  855. u32 v;
  856. if (!clk || !clk->dpll_data)
  857. return;
  858. dd = clk->dpll_data;
  859. v = __raw_readl(dd->autoidle_reg);
  860. v &= ~dd->autoidle_mask;
  861. v |= DPLL_AUTOIDLE_DISABLE << __ffs(dd->autoidle_mask);
  862. __raw_writel(v, dd->autoidle_reg);
  863. }
  864. /* Clock control for DPLL outputs */
  865. /**
  866. * omap3_clkoutx2_recalc - recalculate DPLL X2 output virtual clock rate
  867. * @clk: DPLL output struct clk
  868. *
  869. * Using parent clock DPLL data, look up DPLL state. If locked, set our
  870. * rate to the dpll_clk * 2; otherwise, just use dpll_clk.
  871. */
  872. static unsigned long omap3_clkoutx2_recalc(struct clk *clk)
  873. {
  874. const struct dpll_data *dd;
  875. unsigned long rate;
  876. u32 v;
  877. struct clk *pclk;
  878. /* Walk up the parents of clk, looking for a DPLL */
  879. pclk = clk->parent;
  880. while (pclk && !pclk->dpll_data)
  881. pclk = pclk->parent;
  882. /* clk does not have a DPLL as a parent? */
  883. WARN_ON(!pclk);
  884. dd = pclk->dpll_data;
  885. WARN_ON(!dd->enable_mask);
  886. v = __raw_readl(dd->control_reg) & dd->enable_mask;
  887. v >>= __ffs(dd->enable_mask);
  888. if (v != OMAP3XXX_EN_DPLL_LOCKED)
  889. rate = clk->parent->rate;
  890. else
  891. rate = clk->parent->rate * 2;
  892. return rate;
  893. }
  894. /* Common clock code */
  895. /*
  896. * As it is structured now, this will prevent an OMAP2/3 multiboot
  897. * kernel from compiling. This will need further attention.
  898. */
  899. #if defined(CONFIG_ARCH_OMAP3)
  900. static struct clk_functions omap2_clk_functions = {
  901. .clk_enable = omap2_clk_enable,
  902. .clk_disable = omap2_clk_disable,
  903. .clk_round_rate = omap2_clk_round_rate,
  904. .clk_set_rate = omap2_clk_set_rate,
  905. .clk_set_parent = omap2_clk_set_parent,
  906. .clk_disable_unused = omap2_clk_disable_unused,
  907. };
  908. /*
  909. * Set clocks for bypass mode for reboot to work.
  910. */
  911. void omap2_clk_prepare_for_reboot(void)
  912. {
  913. /* REVISIT: Not ready for 343x */
  914. #if 0
  915. u32 rate;
  916. if (vclk == NULL || sclk == NULL)
  917. return;
  918. rate = clk_get_rate(sclk);
  919. clk_set_rate(vclk, rate);
  920. #endif
  921. }
  922. static void omap3_clk_lock_dpll5(void)
  923. {
  924. struct clk *dpll5_clk;
  925. struct clk *dpll5_m2_clk;
  926. dpll5_clk = clk_get(NULL, "dpll5_ck");
  927. clk_set_rate(dpll5_clk, DPLL5_FREQ_FOR_USBHOST);
  928. clk_enable(dpll5_clk);
  929. /* Enable autoidle to allow it to enter low power bypass */
  930. omap3_dpll_allow_idle(dpll5_clk);
  931. /* Program dpll5_m2_clk divider for no division */
  932. dpll5_m2_clk = clk_get(NULL, "dpll5_m2_ck");
  933. clk_enable(dpll5_m2_clk);
  934. clk_set_rate(dpll5_m2_clk, DPLL5_FREQ_FOR_USBHOST);
  935. clk_disable(dpll5_m2_clk);
  936. clk_disable(dpll5_clk);
  937. return;
  938. }
  939. /* REVISIT: Move this init stuff out into clock.c */
  940. /*
  941. * Switch the MPU rate if specified on cmdline.
  942. * We cannot do this early until cmdline is parsed.
  943. */
  944. static int __init omap2_clk_arch_init(void)
  945. {
  946. if (!mpurate)
  947. return -EINVAL;
  948. /* REVISIT: not yet ready for 343x */
  949. if (clk_set_rate(&dpll1_ck, mpurate))
  950. printk(KERN_ERR "*** Unable to set MPU rate\n");
  951. recalculate_root_clocks();
  952. printk(KERN_INFO "Switched to new clocking rate (Crystal/Core/MPU): "
  953. "%ld.%01ld/%ld/%ld MHz\n",
  954. (osc_sys_ck.rate / 1000000), ((osc_sys_ck.rate / 100000) % 10),
  955. (core_ck.rate / 1000000), (arm_fck.rate / 1000000)) ;
  956. calibrate_delay();
  957. return 0;
  958. }
  959. arch_initcall(omap2_clk_arch_init);
  960. int __init omap2_clk_init(void)
  961. {
  962. /* struct prcm_config *prcm; */
  963. struct omap_clk *c;
  964. /* u32 clkrate; */
  965. u32 cpu_clkflg;
  966. if (cpu_is_omap34xx()) {
  967. cpu_mask = RATE_IN_343X;
  968. cpu_clkflg = CK_343X;
  969. /*
  970. * Update this if there are further clock changes between ES2
  971. * and production parts
  972. */
  973. if (omap_rev() == OMAP3430_REV_ES1_0) {
  974. /* No 3430ES1-only rates exist, so no RATE_IN_3430ES1 */
  975. cpu_clkflg |= CK_3430ES1;
  976. } else {
  977. cpu_mask |= RATE_IN_3430ES2;
  978. cpu_clkflg |= CK_3430ES2;
  979. }
  980. }
  981. clk_init(&omap2_clk_functions);
  982. for (c = omap34xx_clks; c < omap34xx_clks + ARRAY_SIZE(omap34xx_clks); c++)
  983. clk_preinit(c->lk.clk);
  984. for (c = omap34xx_clks; c < omap34xx_clks + ARRAY_SIZE(omap34xx_clks); c++)
  985. if (c->cpu & cpu_clkflg) {
  986. clkdev_add(&c->lk);
  987. clk_register(c->lk.clk);
  988. omap2_init_clk_clkdm(c->lk.clk);
  989. }
  990. /* REVISIT: Not yet ready for OMAP3 */
  991. #if 0
  992. /* Check the MPU rate set by bootloader */
  993. clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
  994. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  995. if (!(prcm->flags & cpu_mask))
  996. continue;
  997. if (prcm->xtal_speed != sys_ck.rate)
  998. continue;
  999. if (prcm->dpll_speed <= clkrate)
  1000. break;
  1001. }
  1002. curr_prcm_set = prcm;
  1003. #endif
  1004. recalculate_root_clocks();
  1005. printk(KERN_INFO "Clocking rate (Crystal/Core/MPU): "
  1006. "%ld.%01ld/%ld/%ld MHz\n",
  1007. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  1008. (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
  1009. /*
  1010. * Only enable those clocks we will need, let the drivers
  1011. * enable other clocks as necessary
  1012. */
  1013. clk_enable_init_clocks();
  1014. /*
  1015. * Lock DPLL5 and put it in autoidle.
  1016. */
  1017. if (omap_rev() >= OMAP3430_REV_ES2_0)
  1018. omap3_clk_lock_dpll5();
  1019. /* Avoid sleeping during omap2_clk_prepare_for_reboot() */
  1020. /* REVISIT: not yet ready for 343x */
  1021. #if 0
  1022. vclk = clk_get(NULL, "virt_prcm_set");
  1023. sclk = clk_get(NULL, "sys_ck");
  1024. #endif
  1025. return 0;
  1026. }
  1027. #endif