clock24xx.h 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657
  1. /*
  2. * linux/arch/arm/mach-omap2/clock24xx.h
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  17. #include "clock.h"
  18. #include "prm.h"
  19. #include "cm.h"
  20. #include "prm-regbits-24xx.h"
  21. #include "cm-regbits-24xx.h"
  22. #include "sdrc.h"
  23. /* REVISIT: These should be set dynamically for CONFIG_MULTI_OMAP2 */
  24. #ifdef CONFIG_ARCH_OMAP2420
  25. #define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
  26. #define OMAP24XX_PRCM_CLKOUT_CTRL OMAP2420_PRCM_CLKOUT_CTRL
  27. #define OMAP24XX_PRCM_CLKEMUL_CTRL OMAP2420_PRCM_CLKEMUL_CTRL
  28. #else
  29. #define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
  30. #define OMAP24XX_PRCM_CLKOUT_CTRL OMAP2430_PRCM_CLKOUT_CTRL
  31. #define OMAP24XX_PRCM_CLKEMUL_CTRL OMAP2430_PRCM_CLKEMUL_CTRL
  32. #endif
  33. static unsigned long omap2_table_mpu_recalc(struct clk *clk);
  34. static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
  35. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
  36. static unsigned long omap2_sys_clk_recalc(struct clk *clk);
  37. static unsigned long omap2_osc_clk_recalc(struct clk *clk);
  38. static unsigned long omap2_sys_clk_recalc(struct clk *clk);
  39. static unsigned long omap2_dpllcore_recalc(struct clk *clk);
  40. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
  41. /* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  42. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
  43. * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  44. */
  45. struct prcm_config {
  46. unsigned long xtal_speed; /* crystal rate */
  47. unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
  48. unsigned long mpu_speed; /* speed of MPU */
  49. unsigned long cm_clksel_mpu; /* mpu divider */
  50. unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
  51. unsigned long cm_clksel_gfx; /* gfx dividers */
  52. unsigned long cm_clksel1_core; /* major subsystem dividers */
  53. unsigned long cm_clksel1_pll; /* m,n */
  54. unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
  55. unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
  56. unsigned long base_sdrc_rfr; /* base refresh timing for a set */
  57. unsigned char flags;
  58. };
  59. /*
  60. * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
  61. * These configurations are characterized by voltage and speed for clocks.
  62. * The device is only validated for certain combinations. One way to express
  63. * these combinations is via the 'ratio's' which the clocks operate with
  64. * respect to each other. These ratio sets are for a given voltage/DPLL
  65. * setting. All configurations can be described by a DPLL setting and a ratio
  66. * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
  67. *
  68. * 2430 differs from 2420 in that there are no more phase synchronizers used.
  69. * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
  70. * 2430 (iva2.1, NOdsp, mdm)
  71. */
  72. /* Core fields for cm_clksel, not ratio governed */
  73. #define RX_CLKSEL_DSS1 (0x10 << 8)
  74. #define RX_CLKSEL_DSS2 (0x0 << 13)
  75. #define RX_CLKSEL_SSI (0x5 << 20)
  76. /*-------------------------------------------------------------------------
  77. * Voltage/DPLL ratios
  78. *-------------------------------------------------------------------------*/
  79. /* 2430 Ratio's, 2430-Ratio Config 1 */
  80. #define R1_CLKSEL_L3 (4 << 0)
  81. #define R1_CLKSEL_L4 (2 << 5)
  82. #define R1_CLKSEL_USB (4 << 25)
  83. #define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
  84. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  85. R1_CLKSEL_L4 | R1_CLKSEL_L3
  86. #define R1_CLKSEL_MPU (2 << 0)
  87. #define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
  88. #define R1_CLKSEL_DSP (2 << 0)
  89. #define R1_CLKSEL_DSP_IF (2 << 5)
  90. #define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
  91. #define R1_CLKSEL_GFX (2 << 0)
  92. #define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
  93. #define R1_CLKSEL_MDM (4 << 0)
  94. #define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
  95. /* 2430-Ratio Config 2 */
  96. #define R2_CLKSEL_L3 (6 << 0)
  97. #define R2_CLKSEL_L4 (2 << 5)
  98. #define R2_CLKSEL_USB (2 << 25)
  99. #define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
  100. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  101. R2_CLKSEL_L4 | R2_CLKSEL_L3
  102. #define R2_CLKSEL_MPU (2 << 0)
  103. #define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
  104. #define R2_CLKSEL_DSP (2 << 0)
  105. #define R2_CLKSEL_DSP_IF (3 << 5)
  106. #define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
  107. #define R2_CLKSEL_GFX (2 << 0)
  108. #define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
  109. #define R2_CLKSEL_MDM (6 << 0)
  110. #define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
  111. /* 2430-Ratio Bootm (BYPASS) */
  112. #define RB_CLKSEL_L3 (1 << 0)
  113. #define RB_CLKSEL_L4 (1 << 5)
  114. #define RB_CLKSEL_USB (1 << 25)
  115. #define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
  116. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  117. RB_CLKSEL_L4 | RB_CLKSEL_L3
  118. #define RB_CLKSEL_MPU (1 << 0)
  119. #define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
  120. #define RB_CLKSEL_DSP (1 << 0)
  121. #define RB_CLKSEL_DSP_IF (1 << 5)
  122. #define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
  123. #define RB_CLKSEL_GFX (1 << 0)
  124. #define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
  125. #define RB_CLKSEL_MDM (1 << 0)
  126. #define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
  127. /* 2420 Ratio Equivalents */
  128. #define RXX_CLKSEL_VLYNQ (0x12 << 15)
  129. #define RXX_CLKSEL_SSI (0x8 << 20)
  130. /* 2420-PRCM III 532MHz core */
  131. #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
  132. #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
  133. #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
  134. #define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
  135. RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
  136. RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
  137. RIII_CLKSEL_L3
  138. #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
  139. #define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
  140. #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
  141. #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
  142. #define RIII_SYNC_DSP (1 << 7) /* Enable sync */
  143. #define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
  144. #define RIII_SYNC_IVA (1 << 13) /* Enable sync */
  145. #define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
  146. RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
  147. RIII_CLKSEL_DSP
  148. #define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
  149. #define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
  150. /* 2420-PRCM II 600MHz core */
  151. #define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
  152. #define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
  153. #define RII_CLKSEL_USB (2 << 25) /* 50MHz */
  154. #define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
  155. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  156. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  157. RII_CLKSEL_L4 | RII_CLKSEL_L3
  158. #define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
  159. #define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
  160. #define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
  161. #define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
  162. #define RII_SYNC_DSP (0 << 7) /* Bypass sync */
  163. #define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
  164. #define RII_SYNC_IVA (0 << 13) /* Bypass sync */
  165. #define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
  166. RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
  167. RII_CLKSEL_DSP
  168. #define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
  169. #define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
  170. /* 2420-PRCM I 660MHz core */
  171. #define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
  172. #define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
  173. #define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
  174. #define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
  175. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  176. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  177. RI_CLKSEL_L4 | RI_CLKSEL_L3
  178. #define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
  179. #define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
  180. #define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
  181. #define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
  182. #define RI_SYNC_DSP (1 << 7) /* Activate sync */
  183. #define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
  184. #define RI_SYNC_IVA (0 << 13) /* Bypass sync */
  185. #define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
  186. RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
  187. RI_CLKSEL_DSP
  188. #define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
  189. #define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
  190. /* 2420-PRCM VII (boot) */
  191. #define RVII_CLKSEL_L3 (1 << 0)
  192. #define RVII_CLKSEL_L4 (1 << 5)
  193. #define RVII_CLKSEL_DSS1 (1 << 8)
  194. #define RVII_CLKSEL_DSS2 (0 << 13)
  195. #define RVII_CLKSEL_VLYNQ (1 << 15)
  196. #define RVII_CLKSEL_SSI (1 << 20)
  197. #define RVII_CLKSEL_USB (1 << 25)
  198. #define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
  199. RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
  200. RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
  201. #define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
  202. #define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
  203. #define RVII_CLKSEL_DSP (1 << 0)
  204. #define RVII_CLKSEL_DSP_IF (1 << 5)
  205. #define RVII_SYNC_DSP (0 << 7)
  206. #define RVII_CLKSEL_IVA (1 << 8)
  207. #define RVII_SYNC_IVA (0 << 13)
  208. #define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
  209. RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
  210. #define RVII_CLKSEL_GFX (1 << 0)
  211. #define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
  212. /*-------------------------------------------------------------------------
  213. * 2430 Target modes: Along with each configuration the CPU has several
  214. * modes which goes along with them. Modes mainly are the addition of
  215. * describe DPLL combinations to go along with a ratio.
  216. *-------------------------------------------------------------------------*/
  217. /* Hardware governed */
  218. #define MX_48M_SRC (0 << 3)
  219. #define MX_54M_SRC (0 << 5)
  220. #define MX_APLLS_CLIKIN_12 (3 << 23)
  221. #define MX_APLLS_CLIKIN_13 (2 << 23)
  222. #define MX_APLLS_CLIKIN_19_2 (0 << 23)
  223. /*
  224. * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
  225. * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
  226. */
  227. #define M5A_DPLL_MULT_12 (133 << 12)
  228. #define M5A_DPLL_DIV_12 (5 << 8)
  229. #define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  230. M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
  231. MX_APLLS_CLIKIN_12
  232. #define M5A_DPLL_MULT_13 (61 << 12)
  233. #define M5A_DPLL_DIV_13 (2 << 8)
  234. #define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  235. M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
  236. MX_APLLS_CLIKIN_13
  237. #define M5A_DPLL_MULT_19 (55 << 12)
  238. #define M5A_DPLL_DIV_19 (3 << 8)
  239. #define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  240. M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
  241. MX_APLLS_CLIKIN_19_2
  242. /* #5b (ratio1) target DPLL = 200*2 = 400MHz */
  243. #define M5B_DPLL_MULT_12 (50 << 12)
  244. #define M5B_DPLL_DIV_12 (2 << 8)
  245. #define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  246. M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
  247. MX_APLLS_CLIKIN_12
  248. #define M5B_DPLL_MULT_13 (200 << 12)
  249. #define M5B_DPLL_DIV_13 (12 << 8)
  250. #define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  251. M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
  252. MX_APLLS_CLIKIN_13
  253. #define M5B_DPLL_MULT_19 (125 << 12)
  254. #define M5B_DPLL_DIV_19 (31 << 8)
  255. #define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  256. M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
  257. MX_APLLS_CLIKIN_19_2
  258. /*
  259. * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
  260. */
  261. #define M4_DPLL_MULT_12 (133 << 12)
  262. #define M4_DPLL_DIV_12 (3 << 8)
  263. #define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  264. M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
  265. MX_APLLS_CLIKIN_12
  266. #define M4_DPLL_MULT_13 (399 << 12)
  267. #define M4_DPLL_DIV_13 (12 << 8)
  268. #define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  269. M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
  270. MX_APLLS_CLIKIN_13
  271. #define M4_DPLL_MULT_19 (145 << 12)
  272. #define M4_DPLL_DIV_19 (6 << 8)
  273. #define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  274. M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
  275. MX_APLLS_CLIKIN_19_2
  276. /*
  277. * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
  278. */
  279. #define M3_DPLL_MULT_12 (55 << 12)
  280. #define M3_DPLL_DIV_12 (1 << 8)
  281. #define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  282. M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
  283. MX_APLLS_CLIKIN_12
  284. #define M3_DPLL_MULT_13 (76 << 12)
  285. #define M3_DPLL_DIV_13 (2 << 8)
  286. #define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  287. M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
  288. MX_APLLS_CLIKIN_13
  289. #define M3_DPLL_MULT_19 (17 << 12)
  290. #define M3_DPLL_DIV_19 (0 << 8)
  291. #define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  292. M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
  293. MX_APLLS_CLIKIN_19_2
  294. /*
  295. * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
  296. */
  297. #define M2_DPLL_MULT_12 (55 << 12)
  298. #define M2_DPLL_DIV_12 (1 << 8)
  299. #define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  300. M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
  301. MX_APLLS_CLIKIN_12
  302. /* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
  303. * relock time issue */
  304. /* Core frequency changed from 330/165 to 329/164 MHz*/
  305. #define M2_DPLL_MULT_13 (76 << 12)
  306. #define M2_DPLL_DIV_13 (2 << 8)
  307. #define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  308. M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
  309. MX_APLLS_CLIKIN_13
  310. #define M2_DPLL_MULT_19 (17 << 12)
  311. #define M2_DPLL_DIV_19 (0 << 8)
  312. #define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  313. M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
  314. MX_APLLS_CLIKIN_19_2
  315. /* boot (boot) */
  316. #define MB_DPLL_MULT (1 << 12)
  317. #define MB_DPLL_DIV (0 << 8)
  318. #define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  319. MB_DPLL_MULT | MX_APLLS_CLIKIN_12
  320. #define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  321. MB_DPLL_MULT | MX_APLLS_CLIKIN_13
  322. #define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  323. MB_DPLL_MULT | MX_APLLS_CLIKIN_19
  324. /*
  325. * 2430 - chassis (sedna)
  326. * 165 (ratio1) same as above #2
  327. * 150 (ratio1)
  328. * 133 (ratio2) same as above #4
  329. * 110 (ratio2) same as above #3
  330. * 104 (ratio2)
  331. * boot (boot)
  332. */
  333. /* PRCM I target DPLL = 2*330MHz = 660MHz */
  334. #define MI_DPLL_MULT_12 (55 << 12)
  335. #define MI_DPLL_DIV_12 (1 << 8)
  336. #define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  337. MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
  338. MX_APLLS_CLIKIN_12
  339. /*
  340. * 2420 Equivalent - mode registers
  341. * PRCM II , target DPLL = 2*300MHz = 600MHz
  342. */
  343. #define MII_DPLL_MULT_12 (50 << 12)
  344. #define MII_DPLL_DIV_12 (1 << 8)
  345. #define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  346. MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
  347. MX_APLLS_CLIKIN_12
  348. #define MII_DPLL_MULT_13 (300 << 12)
  349. #define MII_DPLL_DIV_13 (12 << 8)
  350. #define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  351. MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
  352. MX_APLLS_CLIKIN_13
  353. /* PRCM III target DPLL = 2*266 = 532MHz*/
  354. #define MIII_DPLL_MULT_12 (133 << 12)
  355. #define MIII_DPLL_DIV_12 (5 << 8)
  356. #define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  357. MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
  358. MX_APLLS_CLIKIN_12
  359. #define MIII_DPLL_MULT_13 (266 << 12)
  360. #define MIII_DPLL_DIV_13 (12 << 8)
  361. #define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  362. MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
  363. MX_APLLS_CLIKIN_13
  364. /* PRCM VII (boot bypass) */
  365. #define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
  366. #define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
  367. /* High and low operation value */
  368. #define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
  369. #define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
  370. /* MPU speed defines */
  371. #define S12M 12000000
  372. #define S13M 13000000
  373. #define S19M 19200000
  374. #define S26M 26000000
  375. #define S100M 100000000
  376. #define S133M 133000000
  377. #define S150M 150000000
  378. #define S164M 164000000
  379. #define S165M 165000000
  380. #define S199M 199000000
  381. #define S200M 200000000
  382. #define S266M 266000000
  383. #define S300M 300000000
  384. #define S329M 329000000
  385. #define S330M 330000000
  386. #define S399M 399000000
  387. #define S400M 400000000
  388. #define S532M 532000000
  389. #define S600M 600000000
  390. #define S658M 658000000
  391. #define S660M 660000000
  392. #define S798M 798000000
  393. /*-------------------------------------------------------------------------
  394. * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  395. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
  396. * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
  397. * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  398. *
  399. * Filling in table based on H4 boards and 2430-SDPs variants available.
  400. * There are quite a few more rates combinations which could be defined.
  401. *
  402. * When multiple values are defined the start up will try and choose the
  403. * fastest one. If a 'fast' value is defined, then automatically, the /2
  404. * one should be included as it can be used. Generally having more that
  405. * one fast set does not make sense, as static timings need to be changed
  406. * to change the set. The exception is the bypass setting which is
  407. * availble for low power bypass.
  408. *
  409. * Note: This table needs to be sorted, fastest to slowest.
  410. *-------------------------------------------------------------------------*/
  411. static struct prcm_config rate_table[] = {
  412. /* PRCM I - FAST */
  413. {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  414. RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
  415. RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
  416. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
  417. RATE_IN_242X},
  418. /* PRCM II - FAST */
  419. {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  420. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  421. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  422. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  423. RATE_IN_242X},
  424. {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  425. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  426. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  427. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  428. RATE_IN_242X},
  429. /* PRCM III - FAST */
  430. {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  431. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  432. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  433. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  434. RATE_IN_242X},
  435. {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  436. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  437. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  438. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  439. RATE_IN_242X},
  440. /* PRCM II - SLOW */
  441. {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  442. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  443. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  444. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  445. RATE_IN_242X},
  446. {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  447. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  448. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  449. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  450. RATE_IN_242X},
  451. /* PRCM III - SLOW */
  452. {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  453. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  454. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  455. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  456. RATE_IN_242X},
  457. {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  458. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  459. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  460. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  461. RATE_IN_242X},
  462. /* PRCM-VII (boot-bypass) */
  463. {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
  464. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  465. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
  466. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  467. RATE_IN_242X},
  468. /* PRCM-VII (boot-bypass) */
  469. {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
  470. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  471. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
  472. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  473. RATE_IN_242X},
  474. /* PRCM #4 - ratio2 (ES2.1) - FAST */
  475. {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
  476. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  477. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  478. MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
  479. SDRC_RFR_CTRL_133MHz,
  480. RATE_IN_243X},
  481. /* PRCM #2 - ratio1 (ES2) - FAST */
  482. {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  483. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  484. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  485. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  486. SDRC_RFR_CTRL_165MHz,
  487. RATE_IN_243X},
  488. /* PRCM #5a - ratio1 - FAST */
  489. {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  490. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  491. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  492. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  493. SDRC_RFR_CTRL_133MHz,
  494. RATE_IN_243X},
  495. /* PRCM #5b - ratio1 - FAST */
  496. {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  497. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  498. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  499. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  500. SDRC_RFR_CTRL_100MHz,
  501. RATE_IN_243X},
  502. /* PRCM #4 - ratio1 (ES2.1) - SLOW */
  503. {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  504. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  505. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  506. MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
  507. SDRC_RFR_CTRL_133MHz,
  508. RATE_IN_243X},
  509. /* PRCM #2 - ratio1 (ES2) - SLOW */
  510. {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
  511. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  512. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  513. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  514. SDRC_RFR_CTRL_165MHz,
  515. RATE_IN_243X},
  516. /* PRCM #5a - ratio1 - SLOW */
  517. {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  518. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  519. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  520. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  521. SDRC_RFR_CTRL_133MHz,
  522. RATE_IN_243X},
  523. /* PRCM #5b - ratio1 - SLOW*/
  524. {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
  525. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  526. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  527. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  528. SDRC_RFR_CTRL_100MHz,
  529. RATE_IN_243X},
  530. /* PRCM-boot/bypass */
  531. {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
  532. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  533. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
  534. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  535. SDRC_RFR_CTRL_BYPASS,
  536. RATE_IN_243X},
  537. /* PRCM-boot/bypass */
  538. {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
  539. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  540. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
  541. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  542. SDRC_RFR_CTRL_BYPASS,
  543. RATE_IN_243X},
  544. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  545. };
  546. /*-------------------------------------------------------------------------
  547. * 24xx clock tree.
  548. *
  549. * NOTE:In many cases here we are assigning a 'default' parent. In many
  550. * cases the parent is selectable. The get/set parent calls will also
  551. * switch sources.
  552. *
  553. * Many some clocks say always_enabled, but they can be auto idled for
  554. * power savings. They will always be available upon clock request.
  555. *
  556. * Several sources are given initial rates which may be wrong, this will
  557. * be fixed up in the init func.
  558. *
  559. * Things are broadly separated below by clock domains. It is
  560. * noteworthy that most periferals have dependencies on multiple clock
  561. * domains. Many get their interface clocks from the L4 domain, but get
  562. * functional clocks from fixed sources or other core domain derived
  563. * clocks.
  564. *-------------------------------------------------------------------------*/
  565. /* Base external input clocks */
  566. static struct clk func_32k_ck = {
  567. .name = "func_32k_ck",
  568. .ops = &clkops_null,
  569. .rate = 32000,
  570. .flags = RATE_FIXED,
  571. .clkdm_name = "wkup_clkdm",
  572. };
  573. static struct clk secure_32k_ck = {
  574. .name = "secure_32k_ck",
  575. .ops = &clkops_null,
  576. .rate = 32768,
  577. .flags = RATE_FIXED,
  578. .clkdm_name = "wkup_clkdm",
  579. };
  580. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  581. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  582. .name = "osc_ck",
  583. .ops = &clkops_oscck,
  584. .clkdm_name = "wkup_clkdm",
  585. .recalc = &omap2_osc_clk_recalc,
  586. };
  587. /* Without modem likely 12MHz, with modem likely 13MHz */
  588. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  589. .name = "sys_ck", /* ~ ref_clk also */
  590. .ops = &clkops_null,
  591. .parent = &osc_ck,
  592. .clkdm_name = "wkup_clkdm",
  593. .recalc = &omap2_sys_clk_recalc,
  594. };
  595. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  596. .name = "alt_ck",
  597. .ops = &clkops_null,
  598. .rate = 54000000,
  599. .flags = RATE_FIXED,
  600. .clkdm_name = "wkup_clkdm",
  601. };
  602. /*
  603. * Analog domain root source clocks
  604. */
  605. /* dpll_ck, is broken out in to special cases through clksel */
  606. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  607. * deal with this
  608. */
  609. static struct dpll_data dpll_dd = {
  610. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  611. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  612. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  613. .clk_bypass = &sys_ck,
  614. .clk_ref = &sys_ck,
  615. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  616. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  617. .max_multiplier = 1024,
  618. .min_divider = 1,
  619. .max_divider = 16,
  620. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  621. };
  622. /*
  623. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  624. * not just a DPLL
  625. */
  626. static struct clk dpll_ck = {
  627. .name = "dpll_ck",
  628. .ops = &clkops_null,
  629. .parent = &sys_ck, /* Can be func_32k also */
  630. .dpll_data = &dpll_dd,
  631. .clkdm_name = "wkup_clkdm",
  632. .recalc = &omap2_dpllcore_recalc,
  633. .set_rate = &omap2_reprogram_dpllcore,
  634. };
  635. static struct clk apll96_ck = {
  636. .name = "apll96_ck",
  637. .ops = &clkops_fixed,
  638. .parent = &sys_ck,
  639. .rate = 96000000,
  640. .flags = RATE_FIXED | ENABLE_ON_INIT,
  641. .clkdm_name = "wkup_clkdm",
  642. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  643. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  644. };
  645. static struct clk apll54_ck = {
  646. .name = "apll54_ck",
  647. .ops = &clkops_fixed,
  648. .parent = &sys_ck,
  649. .rate = 54000000,
  650. .flags = RATE_FIXED | ENABLE_ON_INIT,
  651. .clkdm_name = "wkup_clkdm",
  652. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  653. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  654. };
  655. /*
  656. * PRCM digital base sources
  657. */
  658. /* func_54m_ck */
  659. static const struct clksel_rate func_54m_apll54_rates[] = {
  660. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  661. { .div = 0 },
  662. };
  663. static const struct clksel_rate func_54m_alt_rates[] = {
  664. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  665. { .div = 0 },
  666. };
  667. static const struct clksel func_54m_clksel[] = {
  668. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  669. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  670. { .parent = NULL },
  671. };
  672. static struct clk func_54m_ck = {
  673. .name = "func_54m_ck",
  674. .ops = &clkops_null,
  675. .parent = &apll54_ck, /* can also be alt_clk */
  676. .clkdm_name = "wkup_clkdm",
  677. .init = &omap2_init_clksel_parent,
  678. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  679. .clksel_mask = OMAP24XX_54M_SOURCE,
  680. .clksel = func_54m_clksel,
  681. .recalc = &omap2_clksel_recalc,
  682. };
  683. static struct clk core_ck = {
  684. .name = "core_ck",
  685. .ops = &clkops_null,
  686. .parent = &dpll_ck, /* can also be 32k */
  687. .clkdm_name = "wkup_clkdm",
  688. .recalc = &followparent_recalc,
  689. };
  690. /* func_96m_ck */
  691. static const struct clksel_rate func_96m_apll96_rates[] = {
  692. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  693. { .div = 0 },
  694. };
  695. static const struct clksel_rate func_96m_alt_rates[] = {
  696. { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
  697. { .div = 0 },
  698. };
  699. static const struct clksel func_96m_clksel[] = {
  700. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  701. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  702. { .parent = NULL }
  703. };
  704. /* The parent of this clock is not selectable on 2420. */
  705. static struct clk func_96m_ck = {
  706. .name = "func_96m_ck",
  707. .ops = &clkops_null,
  708. .parent = &apll96_ck,
  709. .clkdm_name = "wkup_clkdm",
  710. .init = &omap2_init_clksel_parent,
  711. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  712. .clksel_mask = OMAP2430_96M_SOURCE,
  713. .clksel = func_96m_clksel,
  714. .recalc = &omap2_clksel_recalc,
  715. .round_rate = &omap2_clksel_round_rate,
  716. .set_rate = &omap2_clksel_set_rate
  717. };
  718. /* func_48m_ck */
  719. static const struct clksel_rate func_48m_apll96_rates[] = {
  720. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  721. { .div = 0 },
  722. };
  723. static const struct clksel_rate func_48m_alt_rates[] = {
  724. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  725. { .div = 0 },
  726. };
  727. static const struct clksel func_48m_clksel[] = {
  728. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  729. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  730. { .parent = NULL }
  731. };
  732. static struct clk func_48m_ck = {
  733. .name = "func_48m_ck",
  734. .ops = &clkops_null,
  735. .parent = &apll96_ck, /* 96M or Alt */
  736. .clkdm_name = "wkup_clkdm",
  737. .init = &omap2_init_clksel_parent,
  738. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  739. .clksel_mask = OMAP24XX_48M_SOURCE,
  740. .clksel = func_48m_clksel,
  741. .recalc = &omap2_clksel_recalc,
  742. .round_rate = &omap2_clksel_round_rate,
  743. .set_rate = &omap2_clksel_set_rate
  744. };
  745. static struct clk func_12m_ck = {
  746. .name = "func_12m_ck",
  747. .ops = &clkops_null,
  748. .parent = &func_48m_ck,
  749. .fixed_div = 4,
  750. .clkdm_name = "wkup_clkdm",
  751. .recalc = &omap2_fixed_divisor_recalc,
  752. };
  753. /* Secure timer, only available in secure mode */
  754. static struct clk wdt1_osc_ck = {
  755. .name = "ck_wdt1_osc",
  756. .ops = &clkops_null, /* RMK: missing? */
  757. .parent = &osc_ck,
  758. .recalc = &followparent_recalc,
  759. };
  760. /*
  761. * The common_clkout* clksel_rate structs are common to
  762. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  763. * sys_clkout2_* are 2420-only, so the
  764. * clksel_rate flags fields are inaccurate for those clocks. This is
  765. * harmless since access to those clocks are gated by the struct clk
  766. * flags fields, which mark them as 2420-only.
  767. */
  768. static const struct clksel_rate common_clkout_src_core_rates[] = {
  769. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  770. { .div = 0 }
  771. };
  772. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  773. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  774. { .div = 0 }
  775. };
  776. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  777. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  778. { .div = 0 }
  779. };
  780. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  781. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  782. { .div = 0 }
  783. };
  784. static const struct clksel common_clkout_src_clksel[] = {
  785. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  786. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  787. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  788. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  789. { .parent = NULL }
  790. };
  791. static struct clk sys_clkout_src = {
  792. .name = "sys_clkout_src",
  793. .ops = &clkops_omap2_dflt,
  794. .parent = &func_54m_ck,
  795. .clkdm_name = "wkup_clkdm",
  796. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  797. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  798. .init = &omap2_init_clksel_parent,
  799. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  800. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  801. .clksel = common_clkout_src_clksel,
  802. .recalc = &omap2_clksel_recalc,
  803. .round_rate = &omap2_clksel_round_rate,
  804. .set_rate = &omap2_clksel_set_rate
  805. };
  806. static const struct clksel_rate common_clkout_rates[] = {
  807. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  808. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  809. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  810. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  811. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  812. { .div = 0 },
  813. };
  814. static const struct clksel sys_clkout_clksel[] = {
  815. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  816. { .parent = NULL }
  817. };
  818. static struct clk sys_clkout = {
  819. .name = "sys_clkout",
  820. .ops = &clkops_null,
  821. .parent = &sys_clkout_src,
  822. .clkdm_name = "wkup_clkdm",
  823. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  824. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  825. .clksel = sys_clkout_clksel,
  826. .recalc = &omap2_clksel_recalc,
  827. .round_rate = &omap2_clksel_round_rate,
  828. .set_rate = &omap2_clksel_set_rate
  829. };
  830. /* In 2430, new in 2420 ES2 */
  831. static struct clk sys_clkout2_src = {
  832. .name = "sys_clkout2_src",
  833. .ops = &clkops_omap2_dflt,
  834. .parent = &func_54m_ck,
  835. .clkdm_name = "wkup_clkdm",
  836. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  837. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  838. .init = &omap2_init_clksel_parent,
  839. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  840. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  841. .clksel = common_clkout_src_clksel,
  842. .recalc = &omap2_clksel_recalc,
  843. .round_rate = &omap2_clksel_round_rate,
  844. .set_rate = &omap2_clksel_set_rate
  845. };
  846. static const struct clksel sys_clkout2_clksel[] = {
  847. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  848. { .parent = NULL }
  849. };
  850. /* In 2430, new in 2420 ES2 */
  851. static struct clk sys_clkout2 = {
  852. .name = "sys_clkout2",
  853. .ops = &clkops_null,
  854. .parent = &sys_clkout2_src,
  855. .clkdm_name = "wkup_clkdm",
  856. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  857. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  858. .clksel = sys_clkout2_clksel,
  859. .recalc = &omap2_clksel_recalc,
  860. .round_rate = &omap2_clksel_round_rate,
  861. .set_rate = &omap2_clksel_set_rate
  862. };
  863. static struct clk emul_ck = {
  864. .name = "emul_ck",
  865. .ops = &clkops_omap2_dflt,
  866. .parent = &func_54m_ck,
  867. .clkdm_name = "wkup_clkdm",
  868. .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
  869. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  870. .recalc = &followparent_recalc,
  871. };
  872. /*
  873. * MPU clock domain
  874. * Clocks:
  875. * MPU_FCLK, MPU_ICLK
  876. * INT_M_FCLK, INT_M_I_CLK
  877. *
  878. * - Individual clocks are hardware managed.
  879. * - Base divider comes from: CM_CLKSEL_MPU
  880. *
  881. */
  882. static const struct clksel_rate mpu_core_rates[] = {
  883. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  884. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  885. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  886. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  887. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  888. { .div = 0 },
  889. };
  890. static const struct clksel mpu_clksel[] = {
  891. { .parent = &core_ck, .rates = mpu_core_rates },
  892. { .parent = NULL }
  893. };
  894. static struct clk mpu_ck = { /* Control cpu */
  895. .name = "mpu_ck",
  896. .ops = &clkops_null,
  897. .parent = &core_ck,
  898. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  899. .clkdm_name = "mpu_clkdm",
  900. .init = &omap2_init_clksel_parent,
  901. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  902. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  903. .clksel = mpu_clksel,
  904. .recalc = &omap2_clksel_recalc,
  905. .round_rate = &omap2_clksel_round_rate,
  906. .set_rate = &omap2_clksel_set_rate
  907. };
  908. /*
  909. * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
  910. * Clocks:
  911. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  912. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  913. *
  914. * Won't be too specific here. The core clock comes into this block
  915. * it is divided then tee'ed. One branch goes directly to xyz enable
  916. * controls. The other branch gets further divided by 2 then possibly
  917. * routed into a synchronizer and out of clocks abc.
  918. */
  919. static const struct clksel_rate dsp_fck_core_rates[] = {
  920. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  921. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  922. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  923. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  924. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  925. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  926. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  927. { .div = 0 },
  928. };
  929. static const struct clksel dsp_fck_clksel[] = {
  930. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  931. { .parent = NULL }
  932. };
  933. static struct clk dsp_fck = {
  934. .name = "dsp_fck",
  935. .ops = &clkops_omap2_dflt_wait,
  936. .parent = &core_ck,
  937. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  938. .clkdm_name = "dsp_clkdm",
  939. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  940. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  941. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  942. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  943. .clksel = dsp_fck_clksel,
  944. .recalc = &omap2_clksel_recalc,
  945. .round_rate = &omap2_clksel_round_rate,
  946. .set_rate = &omap2_clksel_set_rate
  947. };
  948. /* DSP interface clock */
  949. static const struct clksel_rate dsp_irate_ick_rates[] = {
  950. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  951. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  952. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  953. { .div = 0 },
  954. };
  955. static const struct clksel dsp_irate_ick_clksel[] = {
  956. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  957. { .parent = NULL }
  958. };
  959. /* This clock does not exist as such in the TRM. */
  960. static struct clk dsp_irate_ick = {
  961. .name = "dsp_irate_ick",
  962. .ops = &clkops_null,
  963. .parent = &dsp_fck,
  964. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  965. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  966. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  967. .clksel = dsp_irate_ick_clksel,
  968. .recalc = &omap2_clksel_recalc,
  969. .round_rate = &omap2_clksel_round_rate,
  970. .set_rate = &omap2_clksel_set_rate
  971. };
  972. /* 2420 only */
  973. static struct clk dsp_ick = {
  974. .name = "dsp_ick", /* apparently ipi and isp */
  975. .ops = &clkops_omap2_dflt_wait,
  976. .parent = &dsp_irate_ick,
  977. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  978. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  979. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  980. };
  981. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  982. static struct clk iva2_1_ick = {
  983. .name = "iva2_1_ick",
  984. .ops = &clkops_omap2_dflt_wait,
  985. .parent = &dsp_irate_ick,
  986. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  987. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  988. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  989. };
  990. /*
  991. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  992. * the C54x, but which is contained in the DSP powerdomain. Does not
  993. * exist on later OMAPs.
  994. */
  995. static struct clk iva1_ifck = {
  996. .name = "iva1_ifck",
  997. .ops = &clkops_omap2_dflt_wait,
  998. .parent = &core_ck,
  999. .flags = CONFIG_PARTICIPANT | DELAYED_APP,
  1000. .clkdm_name = "iva1_clkdm",
  1001. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  1002. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  1003. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  1004. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  1005. .clksel = dsp_fck_clksel,
  1006. .recalc = &omap2_clksel_recalc,
  1007. .round_rate = &omap2_clksel_round_rate,
  1008. .set_rate = &omap2_clksel_set_rate
  1009. };
  1010. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  1011. static struct clk iva1_mpu_int_ifck = {
  1012. .name = "iva1_mpu_int_ifck",
  1013. .ops = &clkops_omap2_dflt_wait,
  1014. .parent = &iva1_ifck,
  1015. .clkdm_name = "iva1_clkdm",
  1016. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  1017. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  1018. .fixed_div = 2,
  1019. .recalc = &omap2_fixed_divisor_recalc,
  1020. };
  1021. /*
  1022. * L3 clock domain
  1023. * L3 clocks are used for both interface and functional clocks to
  1024. * multiple entities. Some of these clocks are completely managed
  1025. * by hardware, and some others allow software control. Hardware
  1026. * managed ones general are based on directly CLK_REQ signals and
  1027. * various auto idle settings. The functional spec sets many of these
  1028. * as 'tie-high' for their enables.
  1029. *
  1030. * I-CLOCKS:
  1031. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  1032. * CAM, HS-USB.
  1033. * F-CLOCK
  1034. * SSI.
  1035. *
  1036. * GPMC memories and SDRC have timing and clock sensitive registers which
  1037. * may very well need notification when the clock changes. Currently for low
  1038. * operating points, these are taken care of in sleep.S.
  1039. */
  1040. static const struct clksel_rate core_l3_core_rates[] = {
  1041. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1042. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1043. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1044. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1045. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1046. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1047. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1048. { .div = 0 }
  1049. };
  1050. static const struct clksel core_l3_clksel[] = {
  1051. { .parent = &core_ck, .rates = core_l3_core_rates },
  1052. { .parent = NULL }
  1053. };
  1054. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  1055. .name = "core_l3_ck",
  1056. .ops = &clkops_null,
  1057. .parent = &core_ck,
  1058. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1059. .clkdm_name = "core_l3_clkdm",
  1060. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1061. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  1062. .clksel = core_l3_clksel,
  1063. .recalc = &omap2_clksel_recalc,
  1064. .round_rate = &omap2_clksel_round_rate,
  1065. .set_rate = &omap2_clksel_set_rate
  1066. };
  1067. /* usb_l4_ick */
  1068. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  1069. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1070. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1071. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1072. { .div = 0 }
  1073. };
  1074. static const struct clksel usb_l4_ick_clksel[] = {
  1075. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  1076. { .parent = NULL },
  1077. };
  1078. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  1079. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  1080. .name = "usb_l4_ick",
  1081. .ops = &clkops_omap2_dflt_wait,
  1082. .parent = &core_l3_ck,
  1083. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1084. .clkdm_name = "core_l4_clkdm",
  1085. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1086. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1087. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1088. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  1089. .clksel = usb_l4_ick_clksel,
  1090. .recalc = &omap2_clksel_recalc,
  1091. .round_rate = &omap2_clksel_round_rate,
  1092. .set_rate = &omap2_clksel_set_rate
  1093. };
  1094. /*
  1095. * L4 clock management domain
  1096. *
  1097. * This domain contains lots of interface clocks from the L4 interface, some
  1098. * functional clocks. Fixed APLL functional source clocks are managed in
  1099. * this domain.
  1100. */
  1101. static const struct clksel_rate l4_core_l3_rates[] = {
  1102. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1103. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1104. { .div = 0 }
  1105. };
  1106. static const struct clksel l4_clksel[] = {
  1107. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  1108. { .parent = NULL }
  1109. };
  1110. static struct clk l4_ck = { /* used both as an ick and fck */
  1111. .name = "l4_ck",
  1112. .ops = &clkops_null,
  1113. .parent = &core_l3_ck,
  1114. .flags = DELAYED_APP,
  1115. .clkdm_name = "core_l4_clkdm",
  1116. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1117. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  1118. .clksel = l4_clksel,
  1119. .recalc = &omap2_clksel_recalc,
  1120. .round_rate = &omap2_clksel_round_rate,
  1121. .set_rate = &omap2_clksel_set_rate
  1122. };
  1123. /*
  1124. * SSI is in L3 management domain, its direct parent is core not l3,
  1125. * many core power domain entities are grouped into the L3 clock
  1126. * domain.
  1127. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  1128. *
  1129. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  1130. */
  1131. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  1132. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1133. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1134. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1135. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1136. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  1137. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1138. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1139. { .div = 0 }
  1140. };
  1141. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  1142. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  1143. { .parent = NULL }
  1144. };
  1145. static struct clk ssi_ssr_sst_fck = {
  1146. .name = "ssi_fck",
  1147. .ops = &clkops_omap2_dflt_wait,
  1148. .parent = &core_ck,
  1149. .flags = DELAYED_APP,
  1150. .clkdm_name = "core_l3_clkdm",
  1151. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1152. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1153. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1154. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  1155. .clksel = ssi_ssr_sst_fck_clksel,
  1156. .recalc = &omap2_clksel_recalc,
  1157. .round_rate = &omap2_clksel_round_rate,
  1158. .set_rate = &omap2_clksel_set_rate
  1159. };
  1160. /*
  1161. * Presumably this is the same as SSI_ICLK.
  1162. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  1163. */
  1164. static struct clk ssi_l4_ick = {
  1165. .name = "ssi_l4_ick",
  1166. .ops = &clkops_omap2_dflt_wait,
  1167. .parent = &l4_ck,
  1168. .clkdm_name = "core_l4_clkdm",
  1169. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1170. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1171. .recalc = &followparent_recalc,
  1172. };
  1173. /*
  1174. * GFX clock domain
  1175. * Clocks:
  1176. * GFX_FCLK, GFX_ICLK
  1177. * GFX_CG1(2d), GFX_CG2(3d)
  1178. *
  1179. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  1180. * The 2d and 3d clocks run at a hardware determined
  1181. * divided value of fclk.
  1182. *
  1183. */
  1184. /* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
  1185. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  1186. static const struct clksel gfx_fck_clksel[] = {
  1187. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  1188. { .parent = NULL },
  1189. };
  1190. static struct clk gfx_3d_fck = {
  1191. .name = "gfx_3d_fck",
  1192. .ops = &clkops_omap2_dflt_wait,
  1193. .parent = &core_l3_ck,
  1194. .clkdm_name = "gfx_clkdm",
  1195. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1196. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  1197. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1198. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1199. .clksel = gfx_fck_clksel,
  1200. .recalc = &omap2_clksel_recalc,
  1201. .round_rate = &omap2_clksel_round_rate,
  1202. .set_rate = &omap2_clksel_set_rate
  1203. };
  1204. static struct clk gfx_2d_fck = {
  1205. .name = "gfx_2d_fck",
  1206. .ops = &clkops_omap2_dflt_wait,
  1207. .parent = &core_l3_ck,
  1208. .clkdm_name = "gfx_clkdm",
  1209. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1210. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  1211. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1212. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1213. .clksel = gfx_fck_clksel,
  1214. .recalc = &omap2_clksel_recalc,
  1215. .round_rate = &omap2_clksel_round_rate,
  1216. .set_rate = &omap2_clksel_set_rate
  1217. };
  1218. static struct clk gfx_ick = {
  1219. .name = "gfx_ick", /* From l3 */
  1220. .ops = &clkops_omap2_dflt_wait,
  1221. .parent = &core_l3_ck,
  1222. .clkdm_name = "gfx_clkdm",
  1223. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1224. .enable_bit = OMAP_EN_GFX_SHIFT,
  1225. .recalc = &followparent_recalc,
  1226. };
  1227. /*
  1228. * Modem clock domain (2430)
  1229. * CLOCKS:
  1230. * MDM_OSC_CLK
  1231. * MDM_ICLK
  1232. * These clocks are usable in chassis mode only.
  1233. */
  1234. static const struct clksel_rate mdm_ick_core_rates[] = {
  1235. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  1236. { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
  1237. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  1238. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  1239. { .div = 0 }
  1240. };
  1241. static const struct clksel mdm_ick_clksel[] = {
  1242. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  1243. { .parent = NULL }
  1244. };
  1245. static struct clk mdm_ick = { /* used both as a ick and fck */
  1246. .name = "mdm_ick",
  1247. .ops = &clkops_omap2_dflt_wait,
  1248. .parent = &core_ck,
  1249. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1250. .clkdm_name = "mdm_clkdm",
  1251. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  1252. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  1253. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  1254. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  1255. .clksel = mdm_ick_clksel,
  1256. .recalc = &omap2_clksel_recalc,
  1257. .round_rate = &omap2_clksel_round_rate,
  1258. .set_rate = &omap2_clksel_set_rate
  1259. };
  1260. static struct clk mdm_osc_ck = {
  1261. .name = "mdm_osc_ck",
  1262. .ops = &clkops_omap2_dflt_wait,
  1263. .parent = &osc_ck,
  1264. .clkdm_name = "mdm_clkdm",
  1265. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  1266. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  1267. .recalc = &followparent_recalc,
  1268. };
  1269. /*
  1270. * DSS clock domain
  1271. * CLOCKs:
  1272. * DSS_L4_ICLK, DSS_L3_ICLK,
  1273. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  1274. *
  1275. * DSS is both initiator and target.
  1276. */
  1277. /* XXX Add RATE_NOT_VALIDATED */
  1278. static const struct clksel_rate dss1_fck_sys_rates[] = {
  1279. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1280. { .div = 0 }
  1281. };
  1282. static const struct clksel_rate dss1_fck_core_rates[] = {
  1283. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1284. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1285. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1286. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1287. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  1288. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1289. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  1290. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  1291. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  1292. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1293. { .div = 0 }
  1294. };
  1295. static const struct clksel dss1_fck_clksel[] = {
  1296. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  1297. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  1298. { .parent = NULL },
  1299. };
  1300. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  1301. .name = "dss_ick",
  1302. .ops = &clkops_omap2_dflt,
  1303. .parent = &l4_ck, /* really both l3 and l4 */
  1304. .clkdm_name = "dss_clkdm",
  1305. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1306. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1307. .recalc = &followparent_recalc,
  1308. };
  1309. static struct clk dss1_fck = {
  1310. .name = "dss1_fck",
  1311. .ops = &clkops_omap2_dflt,
  1312. .parent = &core_ck, /* Core or sys */
  1313. .flags = DELAYED_APP,
  1314. .clkdm_name = "dss_clkdm",
  1315. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1316. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1317. .init = &omap2_init_clksel_parent,
  1318. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1319. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  1320. .clksel = dss1_fck_clksel,
  1321. .recalc = &omap2_clksel_recalc,
  1322. .round_rate = &omap2_clksel_round_rate,
  1323. .set_rate = &omap2_clksel_set_rate
  1324. };
  1325. static const struct clksel_rate dss2_fck_sys_rates[] = {
  1326. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1327. { .div = 0 }
  1328. };
  1329. static const struct clksel_rate dss2_fck_48m_rates[] = {
  1330. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1331. { .div = 0 }
  1332. };
  1333. static const struct clksel dss2_fck_clksel[] = {
  1334. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  1335. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  1336. { .parent = NULL }
  1337. };
  1338. static struct clk dss2_fck = { /* Alt clk used in power management */
  1339. .name = "dss2_fck",
  1340. .ops = &clkops_omap2_dflt,
  1341. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  1342. .flags = DELAYED_APP,
  1343. .clkdm_name = "dss_clkdm",
  1344. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1345. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  1346. .init = &omap2_init_clksel_parent,
  1347. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1348. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  1349. .clksel = dss2_fck_clksel,
  1350. .recalc = &followparent_recalc,
  1351. };
  1352. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  1353. .name = "dss_54m_fck", /* 54m tv clk */
  1354. .ops = &clkops_omap2_dflt_wait,
  1355. .parent = &func_54m_ck,
  1356. .clkdm_name = "dss_clkdm",
  1357. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1358. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  1359. .recalc = &followparent_recalc,
  1360. };
  1361. /*
  1362. * CORE power domain ICLK & FCLK defines.
  1363. * Many of the these can have more than one possible parent. Entries
  1364. * here will likely have an L4 interface parent, and may have multiple
  1365. * functional clock parents.
  1366. */
  1367. static const struct clksel_rate gpt_alt_rates[] = {
  1368. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1369. { .div = 0 }
  1370. };
  1371. static const struct clksel omap24xx_gpt_clksel[] = {
  1372. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  1373. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1374. { .parent = &alt_ck, .rates = gpt_alt_rates },
  1375. { .parent = NULL },
  1376. };
  1377. static struct clk gpt1_ick = {
  1378. .name = "gpt1_ick",
  1379. .ops = &clkops_omap2_dflt_wait,
  1380. .parent = &l4_ck,
  1381. .clkdm_name = "core_l4_clkdm",
  1382. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1383. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1384. .recalc = &followparent_recalc,
  1385. };
  1386. static struct clk gpt1_fck = {
  1387. .name = "gpt1_fck",
  1388. .ops = &clkops_omap2_dflt_wait,
  1389. .parent = &func_32k_ck,
  1390. .clkdm_name = "core_l4_clkdm",
  1391. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1392. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1393. .init = &omap2_init_clksel_parent,
  1394. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  1395. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  1396. .clksel = omap24xx_gpt_clksel,
  1397. .recalc = &omap2_clksel_recalc,
  1398. .round_rate = &omap2_clksel_round_rate,
  1399. .set_rate = &omap2_clksel_set_rate
  1400. };
  1401. static struct clk gpt2_ick = {
  1402. .name = "gpt2_ick",
  1403. .ops = &clkops_omap2_dflt_wait,
  1404. .parent = &l4_ck,
  1405. .clkdm_name = "core_l4_clkdm",
  1406. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1407. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1408. .recalc = &followparent_recalc,
  1409. };
  1410. static struct clk gpt2_fck = {
  1411. .name = "gpt2_fck",
  1412. .ops = &clkops_omap2_dflt_wait,
  1413. .parent = &func_32k_ck,
  1414. .clkdm_name = "core_l4_clkdm",
  1415. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1416. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1417. .init = &omap2_init_clksel_parent,
  1418. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1419. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  1420. .clksel = omap24xx_gpt_clksel,
  1421. .recalc = &omap2_clksel_recalc,
  1422. };
  1423. static struct clk gpt3_ick = {
  1424. .name = "gpt3_ick",
  1425. .ops = &clkops_omap2_dflt_wait,
  1426. .parent = &l4_ck,
  1427. .clkdm_name = "core_l4_clkdm",
  1428. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1429. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1430. .recalc = &followparent_recalc,
  1431. };
  1432. static struct clk gpt3_fck = {
  1433. .name = "gpt3_fck",
  1434. .ops = &clkops_omap2_dflt_wait,
  1435. .parent = &func_32k_ck,
  1436. .clkdm_name = "core_l4_clkdm",
  1437. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1438. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1439. .init = &omap2_init_clksel_parent,
  1440. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1441. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  1442. .clksel = omap24xx_gpt_clksel,
  1443. .recalc = &omap2_clksel_recalc,
  1444. };
  1445. static struct clk gpt4_ick = {
  1446. .name = "gpt4_ick",
  1447. .ops = &clkops_omap2_dflt_wait,
  1448. .parent = &l4_ck,
  1449. .clkdm_name = "core_l4_clkdm",
  1450. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1451. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1452. .recalc = &followparent_recalc,
  1453. };
  1454. static struct clk gpt4_fck = {
  1455. .name = "gpt4_fck",
  1456. .ops = &clkops_omap2_dflt_wait,
  1457. .parent = &func_32k_ck,
  1458. .clkdm_name = "core_l4_clkdm",
  1459. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1460. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1461. .init = &omap2_init_clksel_parent,
  1462. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1463. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  1464. .clksel = omap24xx_gpt_clksel,
  1465. .recalc = &omap2_clksel_recalc,
  1466. };
  1467. static struct clk gpt5_ick = {
  1468. .name = "gpt5_ick",
  1469. .ops = &clkops_omap2_dflt_wait,
  1470. .parent = &l4_ck,
  1471. .clkdm_name = "core_l4_clkdm",
  1472. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1473. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1474. .recalc = &followparent_recalc,
  1475. };
  1476. static struct clk gpt5_fck = {
  1477. .name = "gpt5_fck",
  1478. .ops = &clkops_omap2_dflt_wait,
  1479. .parent = &func_32k_ck,
  1480. .clkdm_name = "core_l4_clkdm",
  1481. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1482. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1483. .init = &omap2_init_clksel_parent,
  1484. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1485. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  1486. .clksel = omap24xx_gpt_clksel,
  1487. .recalc = &omap2_clksel_recalc,
  1488. };
  1489. static struct clk gpt6_ick = {
  1490. .name = "gpt6_ick",
  1491. .ops = &clkops_omap2_dflt_wait,
  1492. .parent = &l4_ck,
  1493. .clkdm_name = "core_l4_clkdm",
  1494. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1495. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1496. .recalc = &followparent_recalc,
  1497. };
  1498. static struct clk gpt6_fck = {
  1499. .name = "gpt6_fck",
  1500. .ops = &clkops_omap2_dflt_wait,
  1501. .parent = &func_32k_ck,
  1502. .clkdm_name = "core_l4_clkdm",
  1503. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1504. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1505. .init = &omap2_init_clksel_parent,
  1506. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1507. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  1508. .clksel = omap24xx_gpt_clksel,
  1509. .recalc = &omap2_clksel_recalc,
  1510. };
  1511. static struct clk gpt7_ick = {
  1512. .name = "gpt7_ick",
  1513. .ops = &clkops_omap2_dflt_wait,
  1514. .parent = &l4_ck,
  1515. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1516. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1517. .recalc = &followparent_recalc,
  1518. };
  1519. static struct clk gpt7_fck = {
  1520. .name = "gpt7_fck",
  1521. .ops = &clkops_omap2_dflt_wait,
  1522. .parent = &func_32k_ck,
  1523. .clkdm_name = "core_l4_clkdm",
  1524. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1525. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1526. .init = &omap2_init_clksel_parent,
  1527. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1528. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  1529. .clksel = omap24xx_gpt_clksel,
  1530. .recalc = &omap2_clksel_recalc,
  1531. };
  1532. static struct clk gpt8_ick = {
  1533. .name = "gpt8_ick",
  1534. .ops = &clkops_omap2_dflt_wait,
  1535. .parent = &l4_ck,
  1536. .clkdm_name = "core_l4_clkdm",
  1537. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1538. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1539. .recalc = &followparent_recalc,
  1540. };
  1541. static struct clk gpt8_fck = {
  1542. .name = "gpt8_fck",
  1543. .ops = &clkops_omap2_dflt_wait,
  1544. .parent = &func_32k_ck,
  1545. .clkdm_name = "core_l4_clkdm",
  1546. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1547. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1548. .init = &omap2_init_clksel_parent,
  1549. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1550. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  1551. .clksel = omap24xx_gpt_clksel,
  1552. .recalc = &omap2_clksel_recalc,
  1553. };
  1554. static struct clk gpt9_ick = {
  1555. .name = "gpt9_ick",
  1556. .ops = &clkops_omap2_dflt_wait,
  1557. .parent = &l4_ck,
  1558. .clkdm_name = "core_l4_clkdm",
  1559. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1560. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1561. .recalc = &followparent_recalc,
  1562. };
  1563. static struct clk gpt9_fck = {
  1564. .name = "gpt9_fck",
  1565. .ops = &clkops_omap2_dflt_wait,
  1566. .parent = &func_32k_ck,
  1567. .clkdm_name = "core_l4_clkdm",
  1568. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1569. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1570. .init = &omap2_init_clksel_parent,
  1571. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1572. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  1573. .clksel = omap24xx_gpt_clksel,
  1574. .recalc = &omap2_clksel_recalc,
  1575. };
  1576. static struct clk gpt10_ick = {
  1577. .name = "gpt10_ick",
  1578. .ops = &clkops_omap2_dflt_wait,
  1579. .parent = &l4_ck,
  1580. .clkdm_name = "core_l4_clkdm",
  1581. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1582. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1583. .recalc = &followparent_recalc,
  1584. };
  1585. static struct clk gpt10_fck = {
  1586. .name = "gpt10_fck",
  1587. .ops = &clkops_omap2_dflt_wait,
  1588. .parent = &func_32k_ck,
  1589. .clkdm_name = "core_l4_clkdm",
  1590. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1591. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1592. .init = &omap2_init_clksel_parent,
  1593. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1594. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  1595. .clksel = omap24xx_gpt_clksel,
  1596. .recalc = &omap2_clksel_recalc,
  1597. };
  1598. static struct clk gpt11_ick = {
  1599. .name = "gpt11_ick",
  1600. .ops = &clkops_omap2_dflt_wait,
  1601. .parent = &l4_ck,
  1602. .clkdm_name = "core_l4_clkdm",
  1603. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1604. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1605. .recalc = &followparent_recalc,
  1606. };
  1607. static struct clk gpt11_fck = {
  1608. .name = "gpt11_fck",
  1609. .ops = &clkops_omap2_dflt_wait,
  1610. .parent = &func_32k_ck,
  1611. .clkdm_name = "core_l4_clkdm",
  1612. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1613. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1614. .init = &omap2_init_clksel_parent,
  1615. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1616. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  1617. .clksel = omap24xx_gpt_clksel,
  1618. .recalc = &omap2_clksel_recalc,
  1619. };
  1620. static struct clk gpt12_ick = {
  1621. .name = "gpt12_ick",
  1622. .ops = &clkops_omap2_dflt_wait,
  1623. .parent = &l4_ck,
  1624. .clkdm_name = "core_l4_clkdm",
  1625. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1626. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1627. .recalc = &followparent_recalc,
  1628. };
  1629. static struct clk gpt12_fck = {
  1630. .name = "gpt12_fck",
  1631. .ops = &clkops_omap2_dflt_wait,
  1632. .parent = &secure_32k_ck,
  1633. .clkdm_name = "core_l4_clkdm",
  1634. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1635. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1636. .init = &omap2_init_clksel_parent,
  1637. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1638. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1639. .clksel = omap24xx_gpt_clksel,
  1640. .recalc = &omap2_clksel_recalc,
  1641. };
  1642. static struct clk mcbsp1_ick = {
  1643. .name = "mcbsp_ick",
  1644. .ops = &clkops_omap2_dflt_wait,
  1645. .id = 1,
  1646. .parent = &l4_ck,
  1647. .clkdm_name = "core_l4_clkdm",
  1648. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1649. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1650. .recalc = &followparent_recalc,
  1651. };
  1652. static struct clk mcbsp1_fck = {
  1653. .name = "mcbsp_fck",
  1654. .ops = &clkops_omap2_dflt_wait,
  1655. .id = 1,
  1656. .parent = &func_96m_ck,
  1657. .clkdm_name = "core_l4_clkdm",
  1658. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1659. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1660. .recalc = &followparent_recalc,
  1661. };
  1662. static struct clk mcbsp2_ick = {
  1663. .name = "mcbsp_ick",
  1664. .ops = &clkops_omap2_dflt_wait,
  1665. .id = 2,
  1666. .parent = &l4_ck,
  1667. .clkdm_name = "core_l4_clkdm",
  1668. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1669. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1670. .recalc = &followparent_recalc,
  1671. };
  1672. static struct clk mcbsp2_fck = {
  1673. .name = "mcbsp_fck",
  1674. .ops = &clkops_omap2_dflt_wait,
  1675. .id = 2,
  1676. .parent = &func_96m_ck,
  1677. .clkdm_name = "core_l4_clkdm",
  1678. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1679. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1680. .recalc = &followparent_recalc,
  1681. };
  1682. static struct clk mcbsp3_ick = {
  1683. .name = "mcbsp_ick",
  1684. .ops = &clkops_omap2_dflt_wait,
  1685. .id = 3,
  1686. .parent = &l4_ck,
  1687. .clkdm_name = "core_l4_clkdm",
  1688. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1689. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1690. .recalc = &followparent_recalc,
  1691. };
  1692. static struct clk mcbsp3_fck = {
  1693. .name = "mcbsp_fck",
  1694. .ops = &clkops_omap2_dflt_wait,
  1695. .id = 3,
  1696. .parent = &func_96m_ck,
  1697. .clkdm_name = "core_l4_clkdm",
  1698. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1699. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1700. .recalc = &followparent_recalc,
  1701. };
  1702. static struct clk mcbsp4_ick = {
  1703. .name = "mcbsp_ick",
  1704. .ops = &clkops_omap2_dflt_wait,
  1705. .id = 4,
  1706. .parent = &l4_ck,
  1707. .clkdm_name = "core_l4_clkdm",
  1708. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1709. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1710. .recalc = &followparent_recalc,
  1711. };
  1712. static struct clk mcbsp4_fck = {
  1713. .name = "mcbsp_fck",
  1714. .ops = &clkops_omap2_dflt_wait,
  1715. .id = 4,
  1716. .parent = &func_96m_ck,
  1717. .clkdm_name = "core_l4_clkdm",
  1718. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1719. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1720. .recalc = &followparent_recalc,
  1721. };
  1722. static struct clk mcbsp5_ick = {
  1723. .name = "mcbsp_ick",
  1724. .ops = &clkops_omap2_dflt_wait,
  1725. .id = 5,
  1726. .parent = &l4_ck,
  1727. .clkdm_name = "core_l4_clkdm",
  1728. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1729. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1730. .recalc = &followparent_recalc,
  1731. };
  1732. static struct clk mcbsp5_fck = {
  1733. .name = "mcbsp_fck",
  1734. .ops = &clkops_omap2_dflt_wait,
  1735. .id = 5,
  1736. .parent = &func_96m_ck,
  1737. .clkdm_name = "core_l4_clkdm",
  1738. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1739. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1740. .recalc = &followparent_recalc,
  1741. };
  1742. static struct clk mcspi1_ick = {
  1743. .name = "mcspi_ick",
  1744. .ops = &clkops_omap2_dflt_wait,
  1745. .id = 1,
  1746. .parent = &l4_ck,
  1747. .clkdm_name = "core_l4_clkdm",
  1748. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1749. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1750. .recalc = &followparent_recalc,
  1751. };
  1752. static struct clk mcspi1_fck = {
  1753. .name = "mcspi_fck",
  1754. .ops = &clkops_omap2_dflt_wait,
  1755. .id = 1,
  1756. .parent = &func_48m_ck,
  1757. .clkdm_name = "core_l4_clkdm",
  1758. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1759. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. static struct clk mcspi2_ick = {
  1763. .name = "mcspi_ick",
  1764. .ops = &clkops_omap2_dflt_wait,
  1765. .id = 2,
  1766. .parent = &l4_ck,
  1767. .clkdm_name = "core_l4_clkdm",
  1768. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1769. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1770. .recalc = &followparent_recalc,
  1771. };
  1772. static struct clk mcspi2_fck = {
  1773. .name = "mcspi_fck",
  1774. .ops = &clkops_omap2_dflt_wait,
  1775. .id = 2,
  1776. .parent = &func_48m_ck,
  1777. .clkdm_name = "core_l4_clkdm",
  1778. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1779. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1780. .recalc = &followparent_recalc,
  1781. };
  1782. static struct clk mcspi3_ick = {
  1783. .name = "mcspi_ick",
  1784. .ops = &clkops_omap2_dflt_wait,
  1785. .id = 3,
  1786. .parent = &l4_ck,
  1787. .clkdm_name = "core_l4_clkdm",
  1788. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1789. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1790. .recalc = &followparent_recalc,
  1791. };
  1792. static struct clk mcspi3_fck = {
  1793. .name = "mcspi_fck",
  1794. .ops = &clkops_omap2_dflt_wait,
  1795. .id = 3,
  1796. .parent = &func_48m_ck,
  1797. .clkdm_name = "core_l4_clkdm",
  1798. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1799. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1800. .recalc = &followparent_recalc,
  1801. };
  1802. static struct clk uart1_ick = {
  1803. .name = "uart1_ick",
  1804. .ops = &clkops_omap2_dflt_wait,
  1805. .parent = &l4_ck,
  1806. .clkdm_name = "core_l4_clkdm",
  1807. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1808. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1809. .recalc = &followparent_recalc,
  1810. };
  1811. static struct clk uart1_fck = {
  1812. .name = "uart1_fck",
  1813. .ops = &clkops_omap2_dflt_wait,
  1814. .parent = &func_48m_ck,
  1815. .clkdm_name = "core_l4_clkdm",
  1816. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1817. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. static struct clk uart2_ick = {
  1821. .name = "uart2_ick",
  1822. .ops = &clkops_omap2_dflt_wait,
  1823. .parent = &l4_ck,
  1824. .clkdm_name = "core_l4_clkdm",
  1825. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1826. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1827. .recalc = &followparent_recalc,
  1828. };
  1829. static struct clk uart2_fck = {
  1830. .name = "uart2_fck",
  1831. .ops = &clkops_omap2_dflt_wait,
  1832. .parent = &func_48m_ck,
  1833. .clkdm_name = "core_l4_clkdm",
  1834. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1835. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1836. .recalc = &followparent_recalc,
  1837. };
  1838. static struct clk uart3_ick = {
  1839. .name = "uart3_ick",
  1840. .ops = &clkops_omap2_dflt_wait,
  1841. .parent = &l4_ck,
  1842. .clkdm_name = "core_l4_clkdm",
  1843. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1844. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1845. .recalc = &followparent_recalc,
  1846. };
  1847. static struct clk uart3_fck = {
  1848. .name = "uart3_fck",
  1849. .ops = &clkops_omap2_dflt_wait,
  1850. .parent = &func_48m_ck,
  1851. .clkdm_name = "core_l4_clkdm",
  1852. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1853. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1854. .recalc = &followparent_recalc,
  1855. };
  1856. static struct clk gpios_ick = {
  1857. .name = "gpios_ick",
  1858. .ops = &clkops_omap2_dflt_wait,
  1859. .parent = &l4_ck,
  1860. .clkdm_name = "core_l4_clkdm",
  1861. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1862. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1863. .recalc = &followparent_recalc,
  1864. };
  1865. static struct clk gpios_fck = {
  1866. .name = "gpios_fck",
  1867. .ops = &clkops_omap2_dflt_wait,
  1868. .parent = &func_32k_ck,
  1869. .clkdm_name = "wkup_clkdm",
  1870. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1871. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1872. .recalc = &followparent_recalc,
  1873. };
  1874. static struct clk mpu_wdt_ick = {
  1875. .name = "mpu_wdt_ick",
  1876. .ops = &clkops_omap2_dflt_wait,
  1877. .parent = &l4_ck,
  1878. .clkdm_name = "core_l4_clkdm",
  1879. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1880. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1881. .recalc = &followparent_recalc,
  1882. };
  1883. static struct clk mpu_wdt_fck = {
  1884. .name = "mpu_wdt_fck",
  1885. .ops = &clkops_omap2_dflt_wait,
  1886. .parent = &func_32k_ck,
  1887. .clkdm_name = "wkup_clkdm",
  1888. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1889. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1890. .recalc = &followparent_recalc,
  1891. };
  1892. static struct clk sync_32k_ick = {
  1893. .name = "sync_32k_ick",
  1894. .ops = &clkops_omap2_dflt_wait,
  1895. .parent = &l4_ck,
  1896. .flags = ENABLE_ON_INIT,
  1897. .clkdm_name = "core_l4_clkdm",
  1898. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1899. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1900. .recalc = &followparent_recalc,
  1901. };
  1902. static struct clk wdt1_ick = {
  1903. .name = "wdt1_ick",
  1904. .ops = &clkops_omap2_dflt_wait,
  1905. .parent = &l4_ck,
  1906. .clkdm_name = "core_l4_clkdm",
  1907. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1908. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1909. .recalc = &followparent_recalc,
  1910. };
  1911. static struct clk omapctrl_ick = {
  1912. .name = "omapctrl_ick",
  1913. .ops = &clkops_omap2_dflt_wait,
  1914. .parent = &l4_ck,
  1915. .flags = ENABLE_ON_INIT,
  1916. .clkdm_name = "core_l4_clkdm",
  1917. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1918. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1919. .recalc = &followparent_recalc,
  1920. };
  1921. static struct clk icr_ick = {
  1922. .name = "icr_ick",
  1923. .ops = &clkops_omap2_dflt_wait,
  1924. .parent = &l4_ck,
  1925. .clkdm_name = "core_l4_clkdm",
  1926. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1927. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1928. .recalc = &followparent_recalc,
  1929. };
  1930. static struct clk cam_ick = {
  1931. .name = "cam_ick",
  1932. .ops = &clkops_omap2_dflt,
  1933. .parent = &l4_ck,
  1934. .clkdm_name = "core_l4_clkdm",
  1935. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1936. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1937. .recalc = &followparent_recalc,
  1938. };
  1939. /*
  1940. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1941. * split into two separate clocks, since the parent clocks are different
  1942. * and the clockdomains are also different.
  1943. */
  1944. static struct clk cam_fck = {
  1945. .name = "cam_fck",
  1946. .ops = &clkops_omap2_dflt,
  1947. .parent = &func_96m_ck,
  1948. .clkdm_name = "core_l3_clkdm",
  1949. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1950. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1951. .recalc = &followparent_recalc,
  1952. };
  1953. static struct clk mailboxes_ick = {
  1954. .name = "mailboxes_ick",
  1955. .ops = &clkops_omap2_dflt_wait,
  1956. .parent = &l4_ck,
  1957. .clkdm_name = "core_l4_clkdm",
  1958. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1959. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1960. .recalc = &followparent_recalc,
  1961. };
  1962. static struct clk wdt4_ick = {
  1963. .name = "wdt4_ick",
  1964. .ops = &clkops_omap2_dflt_wait,
  1965. .parent = &l4_ck,
  1966. .clkdm_name = "core_l4_clkdm",
  1967. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1968. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1969. .recalc = &followparent_recalc,
  1970. };
  1971. static struct clk wdt4_fck = {
  1972. .name = "wdt4_fck",
  1973. .ops = &clkops_omap2_dflt_wait,
  1974. .parent = &func_32k_ck,
  1975. .clkdm_name = "core_l4_clkdm",
  1976. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1977. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1978. .recalc = &followparent_recalc,
  1979. };
  1980. static struct clk wdt3_ick = {
  1981. .name = "wdt3_ick",
  1982. .ops = &clkops_omap2_dflt_wait,
  1983. .parent = &l4_ck,
  1984. .clkdm_name = "core_l4_clkdm",
  1985. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1986. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1987. .recalc = &followparent_recalc,
  1988. };
  1989. static struct clk wdt3_fck = {
  1990. .name = "wdt3_fck",
  1991. .ops = &clkops_omap2_dflt_wait,
  1992. .parent = &func_32k_ck,
  1993. .clkdm_name = "core_l4_clkdm",
  1994. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1995. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1996. .recalc = &followparent_recalc,
  1997. };
  1998. static struct clk mspro_ick = {
  1999. .name = "mspro_ick",
  2000. .ops = &clkops_omap2_dflt_wait,
  2001. .parent = &l4_ck,
  2002. .clkdm_name = "core_l4_clkdm",
  2003. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2004. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  2005. .recalc = &followparent_recalc,
  2006. };
  2007. static struct clk mspro_fck = {
  2008. .name = "mspro_fck",
  2009. .ops = &clkops_omap2_dflt_wait,
  2010. .parent = &func_96m_ck,
  2011. .clkdm_name = "core_l4_clkdm",
  2012. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2013. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  2014. .recalc = &followparent_recalc,
  2015. };
  2016. static struct clk mmc_ick = {
  2017. .name = "mmc_ick",
  2018. .ops = &clkops_omap2_dflt_wait,
  2019. .parent = &l4_ck,
  2020. .clkdm_name = "core_l4_clkdm",
  2021. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2022. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2023. .recalc = &followparent_recalc,
  2024. };
  2025. static struct clk mmc_fck = {
  2026. .name = "mmc_fck",
  2027. .ops = &clkops_omap2_dflt_wait,
  2028. .parent = &func_96m_ck,
  2029. .clkdm_name = "core_l4_clkdm",
  2030. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2031. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2032. .recalc = &followparent_recalc,
  2033. };
  2034. static struct clk fac_ick = {
  2035. .name = "fac_ick",
  2036. .ops = &clkops_omap2_dflt_wait,
  2037. .parent = &l4_ck,
  2038. .clkdm_name = "core_l4_clkdm",
  2039. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2040. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2041. .recalc = &followparent_recalc,
  2042. };
  2043. static struct clk fac_fck = {
  2044. .name = "fac_fck",
  2045. .ops = &clkops_omap2_dflt_wait,
  2046. .parent = &func_12m_ck,
  2047. .clkdm_name = "core_l4_clkdm",
  2048. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2049. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2050. .recalc = &followparent_recalc,
  2051. };
  2052. static struct clk eac_ick = {
  2053. .name = "eac_ick",
  2054. .ops = &clkops_omap2_dflt_wait,
  2055. .parent = &l4_ck,
  2056. .clkdm_name = "core_l4_clkdm",
  2057. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2058. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2059. .recalc = &followparent_recalc,
  2060. };
  2061. static struct clk eac_fck = {
  2062. .name = "eac_fck",
  2063. .ops = &clkops_omap2_dflt_wait,
  2064. .parent = &func_96m_ck,
  2065. .clkdm_name = "core_l4_clkdm",
  2066. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2067. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2068. .recalc = &followparent_recalc,
  2069. };
  2070. static struct clk hdq_ick = {
  2071. .name = "hdq_ick",
  2072. .ops = &clkops_omap2_dflt_wait,
  2073. .parent = &l4_ck,
  2074. .clkdm_name = "core_l4_clkdm",
  2075. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2076. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2077. .recalc = &followparent_recalc,
  2078. };
  2079. static struct clk hdq_fck = {
  2080. .name = "hdq_fck",
  2081. .ops = &clkops_omap2_dflt_wait,
  2082. .parent = &func_12m_ck,
  2083. .clkdm_name = "core_l4_clkdm",
  2084. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2085. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2086. .recalc = &followparent_recalc,
  2087. };
  2088. static struct clk i2c2_ick = {
  2089. .name = "i2c_ick",
  2090. .ops = &clkops_omap2_dflt_wait,
  2091. .id = 2,
  2092. .parent = &l4_ck,
  2093. .clkdm_name = "core_l4_clkdm",
  2094. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2095. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2096. .recalc = &followparent_recalc,
  2097. };
  2098. static struct clk i2c2_fck = {
  2099. .name = "i2c_fck",
  2100. .ops = &clkops_omap2_dflt_wait,
  2101. .id = 2,
  2102. .parent = &func_12m_ck,
  2103. .clkdm_name = "core_l4_clkdm",
  2104. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2105. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2106. .recalc = &followparent_recalc,
  2107. };
  2108. static struct clk i2chs2_fck = {
  2109. .name = "i2c_fck",
  2110. .ops = &clkops_omap2430_i2chs_wait,
  2111. .id = 2,
  2112. .parent = &func_96m_ck,
  2113. .clkdm_name = "core_l4_clkdm",
  2114. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2115. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  2116. .recalc = &followparent_recalc,
  2117. };
  2118. static struct clk i2c1_ick = {
  2119. .name = "i2c_ick",
  2120. .ops = &clkops_omap2_dflt_wait,
  2121. .id = 1,
  2122. .parent = &l4_ck,
  2123. .clkdm_name = "core_l4_clkdm",
  2124. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2125. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2126. .recalc = &followparent_recalc,
  2127. };
  2128. static struct clk i2c1_fck = {
  2129. .name = "i2c_fck",
  2130. .ops = &clkops_omap2_dflt_wait,
  2131. .id = 1,
  2132. .parent = &func_12m_ck,
  2133. .clkdm_name = "core_l4_clkdm",
  2134. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2135. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2136. .recalc = &followparent_recalc,
  2137. };
  2138. static struct clk i2chs1_fck = {
  2139. .name = "i2c_fck",
  2140. .ops = &clkops_omap2430_i2chs_wait,
  2141. .id = 1,
  2142. .parent = &func_96m_ck,
  2143. .clkdm_name = "core_l4_clkdm",
  2144. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2145. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  2146. .recalc = &followparent_recalc,
  2147. };
  2148. static struct clk gpmc_fck = {
  2149. .name = "gpmc_fck",
  2150. .ops = &clkops_null, /* RMK: missing? */
  2151. .parent = &core_l3_ck,
  2152. .flags = ENABLE_ON_INIT,
  2153. .clkdm_name = "core_l3_clkdm",
  2154. .recalc = &followparent_recalc,
  2155. };
  2156. static struct clk sdma_fck = {
  2157. .name = "sdma_fck",
  2158. .ops = &clkops_null, /* RMK: missing? */
  2159. .parent = &core_l3_ck,
  2160. .clkdm_name = "core_l3_clkdm",
  2161. .recalc = &followparent_recalc,
  2162. };
  2163. static struct clk sdma_ick = {
  2164. .name = "sdma_ick",
  2165. .ops = &clkops_null, /* RMK: missing? */
  2166. .parent = &l4_ck,
  2167. .clkdm_name = "core_l3_clkdm",
  2168. .recalc = &followparent_recalc,
  2169. };
  2170. static struct clk vlynq_ick = {
  2171. .name = "vlynq_ick",
  2172. .ops = &clkops_omap2_dflt_wait,
  2173. .parent = &core_l3_ck,
  2174. .clkdm_name = "core_l3_clkdm",
  2175. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2176. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2177. .recalc = &followparent_recalc,
  2178. };
  2179. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  2180. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  2181. { .div = 0 }
  2182. };
  2183. static const struct clksel_rate vlynq_fck_core_rates[] = {
  2184. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  2185. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  2186. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  2187. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  2188. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  2189. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  2190. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  2191. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  2192. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  2193. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  2194. { .div = 0 }
  2195. };
  2196. static const struct clksel vlynq_fck_clksel[] = {
  2197. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  2198. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  2199. { .parent = NULL }
  2200. };
  2201. static struct clk vlynq_fck = {
  2202. .name = "vlynq_fck",
  2203. .ops = &clkops_omap2_dflt_wait,
  2204. .parent = &func_96m_ck,
  2205. .flags = DELAYED_APP,
  2206. .clkdm_name = "core_l3_clkdm",
  2207. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2208. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2209. .init = &omap2_init_clksel_parent,
  2210. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  2211. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  2212. .clksel = vlynq_fck_clksel,
  2213. .recalc = &omap2_clksel_recalc,
  2214. .round_rate = &omap2_clksel_round_rate,
  2215. .set_rate = &omap2_clksel_set_rate
  2216. };
  2217. static struct clk sdrc_ick = {
  2218. .name = "sdrc_ick",
  2219. .ops = &clkops_omap2_dflt_wait,
  2220. .parent = &l4_ck,
  2221. .flags = ENABLE_ON_INIT,
  2222. .clkdm_name = "core_l4_clkdm",
  2223. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2224. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  2225. .recalc = &followparent_recalc,
  2226. };
  2227. static struct clk des_ick = {
  2228. .name = "des_ick",
  2229. .ops = &clkops_omap2_dflt_wait,
  2230. .parent = &l4_ck,
  2231. .clkdm_name = "core_l4_clkdm",
  2232. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2233. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  2234. .recalc = &followparent_recalc,
  2235. };
  2236. static struct clk sha_ick = {
  2237. .name = "sha_ick",
  2238. .ops = &clkops_omap2_dflt_wait,
  2239. .parent = &l4_ck,
  2240. .clkdm_name = "core_l4_clkdm",
  2241. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2242. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  2243. .recalc = &followparent_recalc,
  2244. };
  2245. static struct clk rng_ick = {
  2246. .name = "rng_ick",
  2247. .ops = &clkops_omap2_dflt_wait,
  2248. .parent = &l4_ck,
  2249. .clkdm_name = "core_l4_clkdm",
  2250. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2251. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  2252. .recalc = &followparent_recalc,
  2253. };
  2254. static struct clk aes_ick = {
  2255. .name = "aes_ick",
  2256. .ops = &clkops_omap2_dflt_wait,
  2257. .parent = &l4_ck,
  2258. .clkdm_name = "core_l4_clkdm",
  2259. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2260. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  2261. .recalc = &followparent_recalc,
  2262. };
  2263. static struct clk pka_ick = {
  2264. .name = "pka_ick",
  2265. .ops = &clkops_omap2_dflt_wait,
  2266. .parent = &l4_ck,
  2267. .clkdm_name = "core_l4_clkdm",
  2268. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2269. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  2270. .recalc = &followparent_recalc,
  2271. };
  2272. static struct clk usb_fck = {
  2273. .name = "usb_fck",
  2274. .ops = &clkops_omap2_dflt_wait,
  2275. .parent = &func_48m_ck,
  2276. .clkdm_name = "core_l3_clkdm",
  2277. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2278. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  2279. .recalc = &followparent_recalc,
  2280. };
  2281. static struct clk usbhs_ick = {
  2282. .name = "usbhs_ick",
  2283. .ops = &clkops_omap2_dflt_wait,
  2284. .parent = &core_l3_ck,
  2285. .clkdm_name = "core_l3_clkdm",
  2286. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2287. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  2288. .recalc = &followparent_recalc,
  2289. };
  2290. static struct clk mmchs1_ick = {
  2291. .name = "mmchs_ick",
  2292. .ops = &clkops_omap2_dflt_wait,
  2293. .parent = &l4_ck,
  2294. .clkdm_name = "core_l4_clkdm",
  2295. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2296. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2297. .recalc = &followparent_recalc,
  2298. };
  2299. static struct clk mmchs1_fck = {
  2300. .name = "mmchs_fck",
  2301. .ops = &clkops_omap2_dflt_wait,
  2302. .parent = &func_96m_ck,
  2303. .clkdm_name = "core_l3_clkdm",
  2304. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2305. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2306. .recalc = &followparent_recalc,
  2307. };
  2308. static struct clk mmchs2_ick = {
  2309. .name = "mmchs_ick",
  2310. .ops = &clkops_omap2_dflt_wait,
  2311. .id = 1,
  2312. .parent = &l4_ck,
  2313. .clkdm_name = "core_l4_clkdm",
  2314. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2315. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2316. .recalc = &followparent_recalc,
  2317. };
  2318. static struct clk mmchs2_fck = {
  2319. .name = "mmchs_fck",
  2320. .ops = &clkops_omap2_dflt_wait,
  2321. .id = 1,
  2322. .parent = &func_96m_ck,
  2323. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2324. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2325. .recalc = &followparent_recalc,
  2326. };
  2327. static struct clk gpio5_ick = {
  2328. .name = "gpio5_ick",
  2329. .ops = &clkops_omap2_dflt_wait,
  2330. .parent = &l4_ck,
  2331. .clkdm_name = "core_l4_clkdm",
  2332. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2333. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2334. .recalc = &followparent_recalc,
  2335. };
  2336. static struct clk gpio5_fck = {
  2337. .name = "gpio5_fck",
  2338. .ops = &clkops_omap2_dflt_wait,
  2339. .parent = &func_32k_ck,
  2340. .clkdm_name = "core_l4_clkdm",
  2341. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2342. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2343. .recalc = &followparent_recalc,
  2344. };
  2345. static struct clk mdm_intc_ick = {
  2346. .name = "mdm_intc_ick",
  2347. .ops = &clkops_omap2_dflt_wait,
  2348. .parent = &l4_ck,
  2349. .clkdm_name = "core_l4_clkdm",
  2350. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2351. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  2352. .recalc = &followparent_recalc,
  2353. };
  2354. static struct clk mmchsdb1_fck = {
  2355. .name = "mmchsdb_fck",
  2356. .ops = &clkops_omap2_dflt_wait,
  2357. .parent = &func_32k_ck,
  2358. .clkdm_name = "core_l4_clkdm",
  2359. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2360. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  2361. .recalc = &followparent_recalc,
  2362. };
  2363. static struct clk mmchsdb2_fck = {
  2364. .name = "mmchsdb_fck",
  2365. .ops = &clkops_omap2_dflt_wait,
  2366. .id = 1,
  2367. .parent = &func_32k_ck,
  2368. .clkdm_name = "core_l4_clkdm",
  2369. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2370. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  2371. .recalc = &followparent_recalc,
  2372. };
  2373. /*
  2374. * This clock is a composite clock which does entire set changes then
  2375. * forces a rebalance. It keys on the MPU speed, but it really could
  2376. * be any key speed part of a set in the rate table.
  2377. *
  2378. * to really change a set, you need memory table sets which get changed
  2379. * in sram, pre-notifiers & post notifiers, changing the top set, without
  2380. * having low level display recalc's won't work... this is why dpm notifiers
  2381. * work, isr's off, walk a list of clocks already _off_ and not messing with
  2382. * the bus.
  2383. *
  2384. * This clock should have no parent. It embodies the entire upper level
  2385. * active set. A parent will mess up some of the init also.
  2386. */
  2387. static struct clk virt_prcm_set = {
  2388. .name = "virt_prcm_set",
  2389. .ops = &clkops_null,
  2390. .flags = DELAYED_APP,
  2391. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  2392. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  2393. .set_rate = &omap2_select_table_rate,
  2394. .round_rate = &omap2_round_to_table_rate,
  2395. };
  2396. #endif