crm_regs.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * Copyright 2006 Freescale Semiconductor, Inc.
  3. * Copyright 2006-2007 Motorola, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. *
  19. */
  20. #ifndef _ARCH_ARM_MACH_MXC91231_CRM_REGS_H_
  21. #define _ARCH_ARM_MACH_MXC91231_CRM_REGS_H_
  22. #define CKIL_CLK_FREQ 32768
  23. #define MXC_CRM_AP_BASE MXC91231_IO_ADDRESS(MXC91231_CRM_AP_BASE_ADDR)
  24. #define MXC_CRM_COM_BASE MXC91231_IO_ADDRESS(MXC91231_CRM_COM_BASE_ADDR)
  25. #define MXC_DSM_BASE MXC91231_IO_ADDRESS(MXC91231_DSM_BASE_ADDR)
  26. #define MXC_PLL0_BASE MXC91231_IO_ADDRESS(MXC91231_PLL0_BASE_ADDR)
  27. #define MXC_PLL1_BASE MXC91231_IO_ADDRESS(MXC91231_PLL1_BASE_ADDR)
  28. #define MXC_PLL2_BASE MXC91231_IO_ADDRESS(MXC91231_PLL2_BASE_ADDR)
  29. #define MXC_CLKCTL_BASE MXC91231_IO_ADDRESS(MXC91231_CLKCTL_BASE_ADDR)
  30. /* PLL Register Offsets */
  31. #define MXC_PLL_DP_CTL 0x00
  32. #define MXC_PLL_DP_CONFIG 0x04
  33. #define MXC_PLL_DP_OP 0x08
  34. #define MXC_PLL_DP_MFD 0x0C
  35. #define MXC_PLL_DP_MFN 0x10
  36. #define MXC_PLL_DP_HFS_OP 0x1C
  37. #define MXC_PLL_DP_HFS_MFD 0x20
  38. #define MXC_PLL_DP_HFS_MFN 0x24
  39. /* PLL Register Bit definitions */
  40. #define MXC_PLL_DP_CTL_DPDCK0_2_EN 0x1000
  41. #define MXC_PLL_DP_CTL_ADE 0x800
  42. #define MXC_PLL_DP_CTL_REF_CLK_DIV 0x400
  43. #define MXC_PLL_DP_CTL_HFSM 0x80
  44. #define MXC_PLL_DP_CTL_PRE 0x40
  45. #define MXC_PLL_DP_CTL_UPEN 0x20
  46. #define MXC_PLL_DP_CTL_RST 0x10
  47. #define MXC_PLL_DP_CTL_RCP 0x8
  48. #define MXC_PLL_DP_CTL_PLM 0x4
  49. #define MXC_PLL_DP_CTL_BRM0 0x2
  50. #define MXC_PLL_DP_CTL_LRF 0x1
  51. #define MXC_PLL_DP_OP_MFI_OFFSET 4
  52. #define MXC_PLL_DP_OP_MFI_MASK 0xF
  53. #define MXC_PLL_DP_OP_PDF_OFFSET 0
  54. #define MXC_PLL_DP_OP_PDF_MASK 0xF
  55. #define MXC_PLL_DP_MFD_OFFSET 0
  56. #define MXC_PLL_DP_MFD_MASK 0x7FFFFFF
  57. #define MXC_PLL_DP_MFN_OFFSET 0
  58. #define MXC_PLL_DP_MFN_MASK 0x7FFFFFF
  59. /* CRM AP Register Offsets */
  60. #define MXC_CRMAP_ASCSR (MXC_CRM_AP_BASE + 0x00)
  61. #define MXC_CRMAP_ACDR (MXC_CRM_AP_BASE + 0x04)
  62. #define MXC_CRMAP_ACDER1 (MXC_CRM_AP_BASE + 0x08)
  63. #define MXC_CRMAP_ACDER2 (MXC_CRM_AP_BASE + 0x0C)
  64. #define MXC_CRMAP_ACGCR (MXC_CRM_AP_BASE + 0x10)
  65. #define MXC_CRMAP_ACCGCR (MXC_CRM_AP_BASE + 0x14)
  66. #define MXC_CRMAP_AMLPMRA (MXC_CRM_AP_BASE + 0x18)
  67. #define MXC_CRMAP_AMLPMRB (MXC_CRM_AP_BASE + 0x1C)
  68. #define MXC_CRMAP_AMLPMRC (MXC_CRM_AP_BASE + 0x20)
  69. #define MXC_CRMAP_AMLPMRD (MXC_CRM_AP_BASE + 0x24)
  70. #define MXC_CRMAP_AMLPMRE1 (MXC_CRM_AP_BASE + 0x28)
  71. #define MXC_CRMAP_AMLPMRE2 (MXC_CRM_AP_BASE + 0x2C)
  72. #define MXC_CRMAP_AMLPMRF (MXC_CRM_AP_BASE + 0x30)
  73. #define MXC_CRMAP_AMLPMRG (MXC_CRM_AP_BASE + 0x34)
  74. #define MXC_CRMAP_APGCR (MXC_CRM_AP_BASE + 0x38)
  75. #define MXC_CRMAP_ACSR (MXC_CRM_AP_BASE + 0x3C)
  76. #define MXC_CRMAP_ADCR (MXC_CRM_AP_BASE + 0x40)
  77. #define MXC_CRMAP_ACR (MXC_CRM_AP_BASE + 0x44)
  78. #define MXC_CRMAP_AMCR (MXC_CRM_AP_BASE + 0x48)
  79. #define MXC_CRMAP_APCR (MXC_CRM_AP_BASE + 0x4C)
  80. #define MXC_CRMAP_AMORA (MXC_CRM_AP_BASE + 0x50)
  81. #define MXC_CRMAP_AMORB (MXC_CRM_AP_BASE + 0x54)
  82. #define MXC_CRMAP_AGPR (MXC_CRM_AP_BASE + 0x58)
  83. #define MXC_CRMAP_APRA (MXC_CRM_AP_BASE + 0x5C)
  84. #define MXC_CRMAP_APRB (MXC_CRM_AP_BASE + 0x60)
  85. #define MXC_CRMAP_APOR (MXC_CRM_AP_BASE + 0x64)
  86. #define MXC_CRMAP_ADFMR (MXC_CRM_AP_BASE + 0x68)
  87. /* CRM AP Register Bit definitions */
  88. #define MXC_CRMAP_ASCSR_CRS 0x10000
  89. #define MXC_CRMAP_ASCSR_AP_PATDIV2_OFFSET 15
  90. #define MXC_CRMAP_ASCSR_AP_PATREF_DIV2 0x8000
  91. #define MXC_CRMAP_ASCSR_USBSEL_OFFSET 13
  92. #define MXC_CRMAP_ASCSR_USBSEL_MASK (0x3 << 13)
  93. #define MXC_CRMAP_ASCSR_CSISEL_OFFSET 11
  94. #define MXC_CRMAP_ASCSR_CSISEL_MASK (0x3 << 11)
  95. #define MXC_CRMAP_ASCSR_SSI2SEL_OFFSET 7
  96. #define MXC_CRMAP_ASCSR_SSI2SEL_MASK (0x3 << 7)
  97. #define MXC_CRMAP_ASCSR_SSI1SEL_OFFSET 5
  98. #define MXC_CRMAP_ASCSR_SSI1SEL_MASK (0x3 << 5)
  99. #define MXC_CRMAP_ASCSR_APSEL_OFFSET 3
  100. #define MXC_CRMAP_ASCSR_APSEL_MASK (0x3 << 3)
  101. #define MXC_CRMAP_ASCSR_AP_PATDIV1_OFFSET 2
  102. #define MXC_CRMAP_ASCSR_AP_PATREF_DIV1 0x4
  103. #define MXC_CRMAP_ASCSR_APISEL 0x1
  104. #define MXC_CRMAP_ACDR_ARMDIV_OFFSET 8
  105. #define MXC_CRMAP_ACDR_ARMDIV_MASK (0xF << 8)
  106. #define MXC_CRMAP_ACDR_AHBDIV_OFFSET 4
  107. #define MXC_CRMAP_ACDR_AHBDIV_MASK (0xF << 4)
  108. #define MXC_CRMAP_ACDR_IPDIV_OFFSET 0
  109. #define MXC_CRMAP_ACDR_IPDIV_MASK 0xF
  110. #define MXC_CRMAP_ACDER1_CSIEN_OFFSET 30
  111. #define MXC_CRMAP_ACDER1_CSIDIV_OFFSET 24
  112. #define MXC_CRMAP_ACDER1_CSIDIV_MASK (0x3F << 24)
  113. #define MXC_CRMAP_ACDER1_SSI2EN_OFFSET 14
  114. #define MXC_CRMAP_ACDER1_SSI2DIV_OFFSET 8
  115. #define MXC_CRMAP_ACDER1_SSI2DIV_MASK (0x3F << 8)
  116. #define MXC_CRMAP_ACDER1_SSI1EN_OFFSET 6
  117. #define MXC_CRMAP_ACDER1_SSI1DIV_OFFSET 0
  118. #define MXC_CRMAP_ACDER1_SSI1DIV_MASK 0x3F
  119. #define MXC_CRMAP_ACDER2_CRCT_CLK_DIV_OFFSET 24
  120. #define MXC_CRMAP_ACDER2_CRCT_CLK_DIV_MASK (0x7 << 24)
  121. #define MXC_CRMAP_ACDER2_NFCEN_OFFSET 20
  122. #define MXC_CRMAP_ACDER2_NFCDIV_OFFSET 16
  123. #define MXC_CRMAP_ACDER2_NFCDIV_MASK (0xF << 16)
  124. #define MXC_CRMAP_ACDER2_USBEN_OFFSET 12
  125. #define MXC_CRMAP_ACDER2_USBDIV_OFFSET 8
  126. #define MXC_CRMAP_ACDER2_USBDIV_MASK (0xF << 8)
  127. #define MXC_CRMAP_ACDER2_BAUD_ISEL_OFFSET 5
  128. #define MXC_CRMAP_ACDER2_BAUD_ISEL_MASK (0x3 << 5)
  129. #define MXC_CRMAP_ACDER2_BAUDDIV_OFFSET 0
  130. #define MXC_CRMAP_ACDER2_BAUDDIV_MASK 0xF
  131. #define MXC_CRMAP_AMLPMRA_MLPMA7_OFFSET 22
  132. #define MXC_CRMAP_AMLPMRA_MLPMA7_MASK (0x7 << 22)
  133. #define MXC_CRMAP_AMLPMRA_MLPMA6_OFFSET 19
  134. #define MXC_CRMAP_AMLPMRA_MLPMA6_MASK (0x7 << 19)
  135. #define MXC_CRMAP_AMLPMRA_MLPMA4_OFFSET 12
  136. #define MXC_CRMAP_AMLPMRA_MLPMA4_MASK (0x7 << 12)
  137. #define MXC_CRMAP_AMLPMRA_MLPMA3_OFFSET 9
  138. #define MXC_CRMAP_AMLPMRA_MLPMA3_MASK (0x7 << 9)
  139. #define MXC_CRMAP_AMLPMRA_MLPMA2_OFFSET 6
  140. #define MXC_CRMAP_AMLPMRA_MLPMA2_MASK (0x7 << 6)
  141. #define MXC_CRMAP_AMLPMRA_MLPMA1_OFFSET 3
  142. #define MXC_CRMAP_AMLPMRA_MLPMA1_MASK (0x7 << 3)
  143. #define MXC_CRMAP_AMLPMRB_MLPMB0_OFFSET 0
  144. #define MXC_CRMAP_AMLPMRB_MLPMB0_MASK 0x7
  145. #define MXC_CRMAP_AMLPMRC_MLPMC9_OFFSET 28
  146. #define MXC_CRMAP_AMLPMRC_MLPMC9_MASK (0x7 << 28)
  147. #define MXC_CRMAP_AMLPMRC_MLPMC7_OFFSET 22
  148. #define MXC_CRMAP_AMLPMRC_MLPMC7_MASK (0x7 << 22)
  149. #define MXC_CRMAP_AMLPMRC_MLPMC5_OFFSET 16
  150. #define MXC_CRMAP_AMLPMRC_MLPMC5_MASK (0x7 << 16)
  151. #define MXC_CRMAP_AMLPMRC_MLPMC4_OFFSET 12
  152. #define MXC_CRMAP_AMLPMRC_MLPMC4_MASK (0x7 << 12)
  153. #define MXC_CRMAP_AMLPMRC_MLPMC3_OFFSET 9
  154. #define MXC_CRMAP_AMLPMRC_MLPMC3_MASK (0x7 << 9)
  155. #define MXC_CRMAP_AMLPMRC_MLPMC2_OFFSET 6
  156. #define MXC_CRMAP_AMLPMRC_MLPMC2_MASK (0x7 << 6)
  157. #define MXC_CRMAP_AMLPMRC_MLPMC1_OFFSET 3
  158. #define MXC_CRMAP_AMLPMRC_MLPMC1_MASK (0x7 << 3)
  159. #define MXC_CRMAP_AMLPMRC_MLPMC0_OFFSET 0
  160. #define MXC_CRMAP_AMLPMRC_MLPMC0_MASK 0x7
  161. #define MXC_CRMAP_AMLPMRD_MLPMD7_OFFSET 22
  162. #define MXC_CRMAP_AMLPMRD_MLPMD7_MASK (0x7 << 22)
  163. #define MXC_CRMAP_AMLPMRD_MLPMD4_OFFSET 12
  164. #define MXC_CRMAP_AMLPMRD_MLPMD4_MASK (0x7 << 12)
  165. #define MXC_CRMAP_AMLPMRD_MLPMD3_OFFSET 9
  166. #define MXC_CRMAP_AMLPMRD_MLPMD3_MASK (0x7 << 9)
  167. #define MXC_CRMAP_AMLPMRD_MLPMD2_OFFSET 6
  168. #define MXC_CRMAP_AMLPMRD_MLPMD2_MASK (0x7 << 6)
  169. #define MXC_CRMAP_AMLPMRD_MLPMD0_OFFSET 0
  170. #define MXC_CRMAP_AMLPMRD_MLPMD0_MASK 0x7
  171. #define MXC_CRMAP_AMLPMRE1_MLPME9_OFFSET 28
  172. #define MXC_CRMAP_AMLPMRE1_MLPME9_MASK (0x7 << 28)
  173. #define MXC_CRMAP_AMLPMRE1_MLPME8_OFFSET 25
  174. #define MXC_CRMAP_AMLPMRE1_MLPME8_MASK (0x7 << 25)
  175. #define MXC_CRMAP_AMLPMRE1_MLPME7_OFFSET 22
  176. #define MXC_CRMAP_AMLPMRE1_MLPME7_MASK (0x7 << 22)
  177. #define MXC_CRMAP_AMLPMRE1_MLPME6_OFFSET 19
  178. #define MXC_CRMAP_AMLPMRE1_MLPME6_MASK (0x7 << 19)
  179. #define MXC_CRMAP_AMLPMRE1_MLPME5_OFFSET 16
  180. #define MXC_CRMAP_AMLPMRE1_MLPME5_MASK (0x7 << 16)
  181. #define MXC_CRMAP_AMLPMRE1_MLPME4_OFFSET 12
  182. #define MXC_CRMAP_AMLPMRE1_MLPME4_MASK (0x7 << 12)
  183. #define MXC_CRMAP_AMLPMRE1_MLPME3_OFFSET 9
  184. #define MXC_CRMAP_AMLPMRE1_MLPME3_MASK (0x7 << 9)
  185. #define MXC_CRMAP_AMLPMRE1_MLPME2_OFFSET 6
  186. #define MXC_CRMAP_AMLPMRE1_MLPME2_MASK (0x7 << 6)
  187. #define MXC_CRMAP_AMLPMRE1_MLPME1_OFFSET 3
  188. #define MXC_CRMAP_AMLPMRE1_MLPME1_MASK (0x7 << 3)
  189. #define MXC_CRMAP_AMLPMRE1_MLPME0_OFFSET 0
  190. #define MXC_CRMAP_AMLPMRE1_MLPME0_MASK 0x7
  191. #define MXC_CRMAP_AMLPMRE2_MLPME0_OFFSET 0
  192. #define MXC_CRMAP_AMLPMRE2_MLPME0_MASK 0x7
  193. #define MXC_CRMAP_AMLPMRF_MLPMF6_OFFSET 19
  194. #define MXC_CRMAP_AMLPMRF_MLPMF6_MASK (0x7 << 19)
  195. #define MXC_CRMAP_AMLPMRF_MLPMF5_OFFSET 16
  196. #define MXC_CRMAP_AMLPMRF_MLPMF5_MASK (0x7 << 16)
  197. #define MXC_CRMAP_AMLPMRF_MLPMF3_OFFSET 9
  198. #define MXC_CRMAP_AMLPMRF_MLPMF3_MASK (0x7 << 9)
  199. #define MXC_CRMAP_AMLPMRF_MLPMF2_OFFSET 6
  200. #define MXC_CRMAP_AMLPMRF_MLPMF2_MASK (0x7 << 6)
  201. #define MXC_CRMAP_AMLPMRF_MLPMF1_OFFSET 3
  202. #define MXC_CRMAP_AMLPMRF_MLPMF1_MASK (0x7 << 3)
  203. #define MXC_CRMAP_AMLPMRF_MLPMF0_OFFSET 0
  204. #define MXC_CRMAP_AMLPMRF_MLPMF0_MASK (0x7 << 0)
  205. #define MXC_CRMAP_AMLPMRG_MLPMG9_OFFSET 28
  206. #define MXC_CRMAP_AMLPMRG_MLPMG9_MASK (0x7 << 28)
  207. #define MXC_CRMAP_AMLPMRG_MLPMG7_OFFSET 22
  208. #define MXC_CRMAP_AMLPMRG_MLPMG7_MASK (0x7 << 22)
  209. #define MXC_CRMAP_AMLPMRG_MLPMG6_OFFSET 19
  210. #define MXC_CRMAP_AMLPMRG_MLPMG6_MASK (0x7 << 19)
  211. #define MXC_CRMAP_AMLPMRG_MLPMG5_OFFSET 16
  212. #define MXC_CRMAP_AMLPMRG_MLPMG5_MASK (0x7 << 16)
  213. #define MXC_CRMAP_AMLPMRG_MLPMG4_OFFSET 12
  214. #define MXC_CRMAP_AMLPMRG_MLPMG4_MASK (0x7 << 12)
  215. #define MXC_CRMAP_AMLPMRG_MLPMG3_OFFSET 9
  216. #define MXC_CRMAP_AMLPMRG_MLPMG3_MASK (0x7 << 9)
  217. #define MXC_CRMAP_AMLPMRG_MLPMG2_OFFSET 6
  218. #define MXC_CRMAP_AMLPMRG_MLPMG2_MASK (0x7 << 6)
  219. #define MXC_CRMAP_AMLPMRG_MLPMG1_OFFSET 3
  220. #define MXC_CRMAP_AMLPMRG_MLPMG1_MASK (0x7 << 3)
  221. #define MXC_CRMAP_AMLPMRG_MLPMG0_OFFSET 0
  222. #define MXC_CRMAP_AMLPMRG_MLPMG0_MASK 0x7
  223. #define MXC_CRMAP_AGPR_IPUPAD_OFFSET 20
  224. #define MXC_CRMAP_AGPR_IPUPAD_MASK (0x7 << 20)
  225. #define MXC_CRMAP_APRA_EL1TEN_OFFSET 29
  226. #define MXC_CRMAP_APRA_SIMEN_OFFSET 24
  227. #define MXC_CRMAP_APRA_UART3DIV_OFFSET 17
  228. #define MXC_CRMAP_APRA_UART3DIV_MASK (0xF << 17)
  229. #define MXC_CRMAP_APRA_UART3EN_OFFSET 16
  230. #define MXC_CRMAP_APRA_SAHARA_DIV2_CLKEN_OFFSET 14
  231. #define MXC_CRMAP_APRA_MQSPIEN_OFFSET 13
  232. #define MXC_CRMAP_APRA_UART2EN_OFFSET 8
  233. #define MXC_CRMAP_APRA_UART1EN_OFFSET 0
  234. #define MXC_CRMAP_APRB_SDHC2_ISEL_OFFSET 13
  235. #define MXC_CRMAP_APRB_SDHC2_ISEL_MASK (0x7 << 13)
  236. #define MXC_CRMAP_APRB_SDHC2_DIV_OFFSET 9
  237. #define MXC_CRMAP_APRB_SDHC2_DIV_MASK (0xF << 9)
  238. #define MXC_CRMAP_APRB_SDHC2EN_OFFSET 8
  239. #define MXC_CRMAP_APRB_SDHC1_ISEL_OFFSET 5
  240. #define MXC_CRMAP_APRB_SDHC1_ISEL_MASK (0x7 << 5)
  241. #define MXC_CRMAP_APRB_SDHC1_DIV_OFFSET 1
  242. #define MXC_CRMAP_APRB_SDHC1_DIV_MASK (0xF << 1)
  243. #define MXC_CRMAP_APRB_SDHC1EN_OFFSET 0
  244. #define MXC_CRMAP_ACSR_ADS_OFFSET 8
  245. #define MXC_CRMAP_ACSR_ADS (0x1 << 8)
  246. #define MXC_CRMAP_ACSR_ACS 0x1
  247. #define MXC_CRMAP_ADCR_LFDF_0 (0x0 << 8)
  248. #define MXC_CRMAP_ADCR_LFDF_2 (0x1 << 8)
  249. #define MXC_CRMAP_ADCR_LFDF_4 (0x2 << 8)
  250. #define MXC_CRMAP_ADCR_LFDF_8 (0x3 << 8)
  251. #define MXC_CRMAP_ADCR_LFDF_OFFSET 8
  252. #define MXC_CRMAP_ADCR_LFDF_MASK (0x3 << 8)
  253. #define MXC_CRMAP_ADCR_ALT_PLL 0x80
  254. #define MXC_CRMAP_ADCR_DFS_DIVEN 0x20
  255. #define MXC_CRMAP_ADCR_DIV_BYP 0x2
  256. #define MXC_CRMAP_ADCR_VSTAT 0x8
  257. #define MXC_CRMAP_ADCR_TSTAT 0x10
  258. #define MXC_CRMAP_ADCR_DVFS_VCTRL 0x10
  259. #define MXC_CRMAP_ADCR_CLK_ON 0x40
  260. #define MXC_CRMAP_ADFMR_FC_OFFSET 16
  261. #define MXC_CRMAP_ADFMR_FC_MASK (0x1F << 16)
  262. #define MXC_CRMAP_ADFMR_MF_OFFSET 1
  263. #define MXC_CRMAP_ADFMR_MF_MASK (0x3FF << 1)
  264. #define MXC_CRMAP_ADFMR_DFM_CLK_READY 0x1
  265. #define MXC_CRMAP_ADFMR_DFM_PWR_DOWN 0x8000
  266. #define MXC_CRMAP_ACR_CKOHS_HIGH (1 << 18)
  267. #define MXC_CRMAP_ACR_CKOS_HIGH (1 << 16)
  268. #define MXC_CRMAP_ACR_CKOHS_MASK (0x7 << 12)
  269. #define MXC_CRMAP_ACR_CKOHD (1 << 11)
  270. #define MXC_CRMAP_ACR_CKOHDIV_MASK (0xF << 8)
  271. #define MXC_CRMAP_ACR_CKOHDIV_OFFSET 8
  272. #define MXC_CRMAP_ACR_CKOD (1 << 7)
  273. #define MXC_CRMAP_ACR_CKOS_MASK (0x7 << 4)
  274. /* AP Warm reset */
  275. #define MXC_CRMAP_AMCR_SW_AP (1 << 14)
  276. /* Bit definitions of ACGCR in CRM_AP for tree level clock gating */
  277. #define MXC_CRMAP_ACGCR_ACG0_STOP_WAIT 0x00000001
  278. #define MXC_CRMAP_ACGCR_ACG0_STOP 0x00000003
  279. #define MXC_CRMAP_ACGCR_ACG0_RUN 0x00000007
  280. #define MXC_CRMAP_ACGCR_ACG0_DISABLED 0x00000000
  281. #define MXC_CRMAP_ACGCR_ACG1_STOP_WAIT 0x00000008
  282. #define MXC_CRMAP_ACGCR_ACG1_STOP 0x00000018
  283. #define MXC_CRMAP_ACGCR_ACG1_RUN 0x00000038
  284. #define MXC_CRMAP_ACGCR_ACG1_DISABLED 0x00000000
  285. #define MXC_CRMAP_ACGCR_ACG2_STOP_WAIT 0x00000040
  286. #define MXC_CRMAP_ACGCR_ACG2_STOP 0x000000C0
  287. #define MXC_CRMAP_ACGCR_ACG2_RUN 0x000001C0
  288. #define MXC_CRMAP_ACGCR_ACG2_DISABLED 0x00000000
  289. #define MXC_CRMAP_ACGCR_ACG3_STOP_WAIT 0x00000200
  290. #define MXC_CRMAP_ACGCR_ACG3_STOP 0x00000600
  291. #define MXC_CRMAP_ACGCR_ACG3_RUN 0x00000E00
  292. #define MXC_CRMAP_ACGCR_ACG3_DISABLED 0x00000000
  293. #define MXC_CRMAP_ACGCR_ACG4_STOP_WAIT 0x00001000
  294. #define MXC_CRMAP_ACGCR_ACG4_STOP 0x00003000
  295. #define MXC_CRMAP_ACGCR_ACG4_RUN 0x00007000
  296. #define MXC_CRMAP_ACGCR_ACG4_DISABLED 0x00000000
  297. #define MXC_CRMAP_ACGCR_ACG5_STOP_WAIT 0x00010000
  298. #define MXC_CRMAP_ACGCR_ACG5_STOP 0x00030000
  299. #define MXC_CRMAP_ACGCR_ACG5_RUN 0x00070000
  300. #define MXC_CRMAP_ACGCR_ACG5_DISABLED 0x00000000
  301. #define MXC_CRMAP_ACGCR_ACG6_STOP_WAIT 0x00080000
  302. #define MXC_CRMAP_ACGCR_ACG6_STOP 0x00180000
  303. #define MXC_CRMAP_ACGCR_ACG6_RUN 0x00380000
  304. #define MXC_CRMAP_ACGCR_ACG6_DISABLED 0x00000000
  305. #define NUM_GATE_CTRL 6
  306. /* CRM COM Register Offsets */
  307. #define MXC_CRMCOM_CSCR (MXC_CRM_COM_BASE + 0x0C)
  308. #define MXC_CRMCOM_CCCR (MXC_CRM_COM_BASE + 0x10)
  309. /* CRM COM Bit Definitions */
  310. #define MXC_CRMCOM_CSCR_PPD1 0x08000000
  311. #define MXC_CRMCOM_CSCR_CKOHSEL (1 << 18)
  312. #define MXC_CRMCOM_CSCR_CKOSEL (1 << 17)
  313. #define MXC_CRMCOM_CCCR_CC_DIV_OFFSET 8
  314. #define MXC_CRMCOM_CCCR_CC_DIV_MASK (0x1F << 8)
  315. #define MXC_CRMCOM_CCCR_CC_SEL_OFFSET 0
  316. #define MXC_CRMCOM_CCCR_CC_SEL_MASK 0x3
  317. /* DSM Register Offsets */
  318. #define MXC_DSM_SLEEP_TIME (MXC_DSM_BASE + 0x0c)
  319. #define MXC_DSM_CONTROL0 (MXC_DSM_BASE + 0x20)
  320. #define MXC_DSM_CONTROL1 (MXC_DSM_BASE + 0x24)
  321. #define MXC_DSM_CTREN (MXC_DSM_BASE + 0x28)
  322. #define MXC_DSM_WARM_PER (MXC_DSM_BASE + 0x40)
  323. #define MXC_DSM_LOCK_PER (MXC_DSM_BASE + 0x44)
  324. #define MXC_DSM_MGPER (MXC_DSM_BASE + 0x4c)
  325. #define MXC_DSM_CRM_CONTROL (MXC_DSM_BASE + 0x50)
  326. /* Bit definitions of various registers in DSM */
  327. #define MXC_DSM_CRM_CTRL_DVFS_BYP 0x00000008
  328. #define MXC_DSM_CRM_CTRL_DVFS_VCTRL 0x00000004
  329. #define MXC_DSM_CRM_CTRL_LPMD1 0x00000002
  330. #define MXC_DSM_CRM_CTRL_LPMD0 0x00000001
  331. #define MXC_DSM_CRM_CTRL_LPMD_STOP_MODE 0x00000000
  332. #define MXC_DSM_CRM_CTRL_LPMD_WAIT_MODE 0x00000001
  333. #define MXC_DSM_CRM_CTRL_LPMD_RUN_MODE 0x00000003
  334. #define MXC_DSM_CONTROL0_STBY_COMMIT_EN 0x00000200
  335. #define MXC_DSM_CONTROL0_MSTR_EN 0x00000001
  336. #define MXC_DSM_CONTROL0_RESTART 0x00000010
  337. /* Counter Block reset */
  338. #define MXC_DSM_CONTROL1_CB_RST 0x00000002
  339. /* State Machine reset */
  340. #define MXC_DSM_CONTROL1_SM_RST 0x00000004
  341. /* Bit needed to reset counter block */
  342. #define MXC_CONTROL1_RST_CNT32 0x00000008
  343. #define MXC_DSM_CONTROL1_RST_CNT32_EN 0x00000800
  344. #define MXC_DSM_CONTROL1_SLEEP 0x00000100
  345. #define MXC_DSM_CONTROL1_WAKEUP_DISABLE 0x00004000
  346. #define MXC_DSM_CTREN_CNT32 0x00000001
  347. /* Magic Fix enable bit */
  348. #define MXC_DSM_MGPER_EN_MGFX 0x80000000
  349. #define MXC_DSM_MGPER_PER_MASK 0x000003FF
  350. #define MXC_DSM_MGPER_PER(n) (MXC_DSM_MGPER_PER_MASK & n)
  351. /* Address offsets of the CLKCTL registers */
  352. #define MXC_CLKCTL_GP_CTRL (MXC_CLKCTL_BASE + 0x00)
  353. #define MXC_CLKCTL_GP_SER (MXC_CLKCTL_BASE + 0x04)
  354. #define MXC_CLKCTL_GP_CER (MXC_CLKCTL_BASE + 0x08)
  355. #endif /* _ARCH_ARM_MACH_MXC91231_CRM_REGS_H_ */