qong.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * Copyright (C) 2009 Ilya Yanok, Emcraft Systems Ltd, <yanok@emcraft.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/types.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/memory.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/mtd/physmap.h>
  24. #include <linux/mtd/nand.h>
  25. #include <linux/gpio.h>
  26. #include <mach/hardware.h>
  27. #include <mach/irqs.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/time.h>
  31. #include <asm/mach/map.h>
  32. #include <mach/common.h>
  33. #include <asm/page.h>
  34. #include <asm/setup.h>
  35. #include <mach/board-qong.h>
  36. #include <mach/imx-uart.h>
  37. #include <mach/iomux-mx3.h>
  38. #include "devices.h"
  39. /* FPGA defines */
  40. #define QONG_FPGA_VERSION(major, minor, rev) \
  41. (((major & 0xF) << 12) | ((minor & 0xF) << 8) | (rev & 0xFF))
  42. #define QONG_FPGA_BASEADDR CS1_BASE_ADDR
  43. #define QONG_FPGA_PERIPH_SIZE (1 << 24)
  44. #define QONG_FPGA_CTRL_BASEADDR QONG_FPGA_BASEADDR
  45. #define QONG_FPGA_CTRL_SIZE 0x10
  46. /* FPGA control registers */
  47. #define QONG_FPGA_CTRL_VERSION 0x00
  48. #define QONG_DNET_ID 1
  49. #define QONG_DNET_BASEADDR \
  50. (QONG_FPGA_BASEADDR + QONG_DNET_ID * QONG_FPGA_PERIPH_SIZE)
  51. #define QONG_DNET_SIZE 0x00001000
  52. #define QONG_FPGA_IRQ IOMUX_TO_IRQ(MX31_PIN_DTR_DCE1)
  53. /*
  54. * This file contains the board-specific initialization routines.
  55. */
  56. static struct imxuart_platform_data uart_pdata = {
  57. .flags = IMXUART_HAVE_RTSCTS,
  58. };
  59. static int uart_pins[] = {
  60. MX31_PIN_CTS1__CTS1,
  61. MX31_PIN_RTS1__RTS1,
  62. MX31_PIN_TXD1__TXD1,
  63. MX31_PIN_RXD1__RXD1
  64. };
  65. static inline void mxc_init_imx_uart(void)
  66. {
  67. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins),
  68. "uart-0");
  69. mxc_register_device(&mxc_uart_device0, &uart_pdata);
  70. }
  71. static struct resource dnet_resources[] = {
  72. {
  73. .name = "dnet-memory",
  74. .start = QONG_DNET_BASEADDR,
  75. .end = QONG_DNET_BASEADDR + QONG_DNET_SIZE - 1,
  76. .flags = IORESOURCE_MEM,
  77. }, {
  78. .start = QONG_FPGA_IRQ,
  79. .end = QONG_FPGA_IRQ,
  80. .flags = IORESOURCE_IRQ,
  81. },
  82. };
  83. static struct platform_device dnet_device = {
  84. .name = "dnet",
  85. .id = -1,
  86. .num_resources = ARRAY_SIZE(dnet_resources),
  87. .resource = dnet_resources,
  88. };
  89. static int __init qong_init_dnet(void)
  90. {
  91. int ret;
  92. ret = platform_device_register(&dnet_device);
  93. return ret;
  94. }
  95. /* MTD NOR flash */
  96. static struct physmap_flash_data qong_flash_data = {
  97. .width = 2,
  98. };
  99. static struct resource qong_flash_resource = {
  100. .start = CS0_BASE_ADDR,
  101. .end = CS0_BASE_ADDR + QONG_NOR_SIZE - 1,
  102. .flags = IORESOURCE_MEM,
  103. };
  104. static struct platform_device qong_nor_mtd_device = {
  105. .name = "physmap-flash",
  106. .id = 0,
  107. .dev = {
  108. .platform_data = &qong_flash_data,
  109. },
  110. .resource = &qong_flash_resource,
  111. .num_resources = 1,
  112. };
  113. static void qong_init_nor_mtd(void)
  114. {
  115. (void)platform_device_register(&qong_nor_mtd_device);
  116. }
  117. /*
  118. * Hardware specific access to control-lines
  119. */
  120. static void qong_nand_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
  121. {
  122. struct nand_chip *nand_chip = mtd->priv;
  123. if (cmd == NAND_CMD_NONE)
  124. return;
  125. if (ctrl & NAND_CLE)
  126. writeb(cmd, nand_chip->IO_ADDR_W + (1 << 24));
  127. else
  128. writeb(cmd, nand_chip->IO_ADDR_W + (1 << 23));
  129. }
  130. /*
  131. * Read the Device Ready pin.
  132. */
  133. static int qong_nand_device_ready(struct mtd_info *mtd)
  134. {
  135. return gpio_get_value(IOMUX_TO_GPIO(MX31_PIN_NFRB));
  136. }
  137. static void qong_nand_select_chip(struct mtd_info *mtd, int chip)
  138. {
  139. if (chip >= 0)
  140. gpio_set_value(IOMUX_TO_GPIO(MX31_PIN_NFCE_B), 0);
  141. else
  142. gpio_set_value(IOMUX_TO_GPIO(MX31_PIN_NFCE_B), 1);
  143. }
  144. static struct platform_nand_data qong_nand_data = {
  145. .chip = {
  146. .chip_delay = 20,
  147. .options = 0,
  148. },
  149. .ctrl = {
  150. .cmd_ctrl = qong_nand_cmd_ctrl,
  151. .dev_ready = qong_nand_device_ready,
  152. .select_chip = qong_nand_select_chip,
  153. }
  154. };
  155. static struct resource qong_nand_resource = {
  156. .start = CS3_BASE_ADDR,
  157. .end = CS3_BASE_ADDR + SZ_32M - 1,
  158. .flags = IORESOURCE_MEM,
  159. };
  160. static struct platform_device qong_nand_device = {
  161. .name = "gen_nand",
  162. .id = -1,
  163. .dev = {
  164. .platform_data = &qong_nand_data,
  165. },
  166. .num_resources = 1,
  167. .resource = &qong_nand_resource,
  168. };
  169. static void __init qong_init_nand_mtd(void)
  170. {
  171. /* init CS */
  172. __raw_writel(0x00004f00, CSCR_U(3));
  173. __raw_writel(0x20013b31, CSCR_L(3));
  174. __raw_writel(0x00020800, CSCR_A(3));
  175. mxc_iomux_set_gpr(MUX_SDCTL_CSD1_SEL, true);
  176. /* enable pin */
  177. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_NFCE_B, IOMUX_CONFIG_GPIO));
  178. if (!gpio_request(IOMUX_TO_GPIO(MX31_PIN_NFCE_B), "nand_enable"))
  179. gpio_direction_output(IOMUX_TO_GPIO(MX31_PIN_NFCE_B), 0);
  180. /* ready/busy pin */
  181. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_NFRB, IOMUX_CONFIG_GPIO));
  182. if (!gpio_request(IOMUX_TO_GPIO(MX31_PIN_NFRB), "nand_rdy"))
  183. gpio_direction_input(IOMUX_TO_GPIO(MX31_PIN_NFRB));
  184. /* write protect pin */
  185. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_NFWP_B, IOMUX_CONFIG_GPIO));
  186. if (!gpio_request(IOMUX_TO_GPIO(MX31_PIN_NFWP_B), "nand_wp"))
  187. gpio_direction_input(IOMUX_TO_GPIO(MX31_PIN_NFWP_B));
  188. platform_device_register(&qong_nand_device);
  189. }
  190. static void __init qong_init_fpga(void)
  191. {
  192. void __iomem *regs;
  193. u32 fpga_ver;
  194. regs = ioremap(QONG_FPGA_CTRL_BASEADDR, QONG_FPGA_CTRL_SIZE);
  195. if (!regs) {
  196. printk(KERN_ERR "%s: failed to map registers, aborting.\n",
  197. __func__);
  198. return;
  199. }
  200. fpga_ver = readl(regs + QONG_FPGA_CTRL_VERSION);
  201. iounmap(regs);
  202. printk(KERN_INFO "Qong FPGA version %d.%d.%d\n",
  203. (fpga_ver & 0xF000) >> 12,
  204. (fpga_ver & 0x0F00) >> 8, fpga_ver & 0x00FF);
  205. if (fpga_ver < QONG_FPGA_VERSION(0, 8, 7)) {
  206. printk(KERN_ERR "qong: Unexpected FPGA version, FPGA-based "
  207. "devices won't be registered!\n");
  208. return;
  209. }
  210. /* register FPGA-based devices */
  211. qong_init_nand_mtd();
  212. qong_init_dnet();
  213. }
  214. /*
  215. * Board specific initialization.
  216. */
  217. static void __init mxc_board_init(void)
  218. {
  219. mxc_init_imx_uart();
  220. qong_init_nor_mtd();
  221. qong_init_fpga();
  222. }
  223. static void __init qong_timer_init(void)
  224. {
  225. mx31_clocks_init(26000000);
  226. }
  227. static struct sys_timer qong_timer = {
  228. .init = qong_timer_init,
  229. };
  230. /*
  231. * The following uses standard kernel macros defined in arch.h in order to
  232. * initialize __mach_desc_QONG data structure.
  233. */
  234. MACHINE_START(QONG, "Dave/DENX QongEVB-LITE")
  235. /* Maintainer: DENX Software Engineering GmbH */
  236. .phys_io = AIPS1_BASE_ADDR,
  237. .io_pg_offst = ((AIPS1_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  238. .boot_params = PHYS_OFFSET + 0x100,
  239. .map_io = mx31_map_io,
  240. .init_irq = mx31_init_irq,
  241. .init_machine = mxc_board_init,
  242. .timer = &qong_timer,
  243. MACHINE_END