pcm037.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * Copyright (C) 2008 Sascha Hauer, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/types.h>
  19. #include <linux/init.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/mtd/physmap.h>
  23. #include <linux/mtd/plat-ram.h>
  24. #include <linux/memory.h>
  25. #include <linux/gpio.h>
  26. #include <linux/smsc911x.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/i2c.h>
  29. #include <linux/i2c/at24.h>
  30. #include <linux/delay.h>
  31. #include <linux/spi/spi.h>
  32. #include <linux/irq.h>
  33. #include <linux/fsl_devices.h>
  34. #include <linux/can/platform/sja1000.h>
  35. #include <media/soc_camera.h>
  36. #include <asm/mach-types.h>
  37. #include <asm/mach/arch.h>
  38. #include <asm/mach/time.h>
  39. #include <asm/mach/map.h>
  40. #include <mach/board-pcm037.h>
  41. #include <mach/common.h>
  42. #include <mach/hardware.h>
  43. #include <mach/i2c.h>
  44. #include <mach/imx-uart.h>
  45. #include <mach/iomux-mx3.h>
  46. #include <mach/ipu.h>
  47. #include <mach/mmc.h>
  48. #include <mach/mx3_camera.h>
  49. #include <mach/mx3fb.h>
  50. #include <mach/mxc_nand.h>
  51. #include "devices.h"
  52. #include "pcm037.h"
  53. static enum pcm037_board_variant pcm037_instance = PCM037_PCM970;
  54. static int __init pcm037_variant_setup(char *str)
  55. {
  56. if (!strcmp("eet", str))
  57. pcm037_instance = PCM037_EET;
  58. else if (strcmp("pcm970", str))
  59. pr_warning("Unknown pcm037 baseboard variant %s\n", str);
  60. return 1;
  61. }
  62. /* Supported values: "pcm970" (default) and "eet" */
  63. __setup("pcm037_variant=", pcm037_variant_setup);
  64. enum pcm037_board_variant pcm037_variant(void)
  65. {
  66. return pcm037_instance;
  67. }
  68. /* UART1 with RTS/CTS handshake signals */
  69. static unsigned int pcm037_uart1_handshake_pins[] = {
  70. MX31_PIN_CTS1__CTS1,
  71. MX31_PIN_RTS1__RTS1,
  72. MX31_PIN_TXD1__TXD1,
  73. MX31_PIN_RXD1__RXD1,
  74. };
  75. /* UART1 without RTS/CTS handshake signals */
  76. static unsigned int pcm037_uart1_pins[] = {
  77. MX31_PIN_TXD1__TXD1,
  78. MX31_PIN_RXD1__RXD1,
  79. };
  80. static unsigned int pcm037_pins[] = {
  81. /* I2C */
  82. MX31_PIN_CSPI2_MOSI__SCL,
  83. MX31_PIN_CSPI2_MISO__SDA,
  84. MX31_PIN_CSPI2_SS2__I2C3_SDA,
  85. MX31_PIN_CSPI2_SCLK__I2C3_SCL,
  86. /* SDHC1 */
  87. MX31_PIN_SD1_DATA3__SD1_DATA3,
  88. MX31_PIN_SD1_DATA2__SD1_DATA2,
  89. MX31_PIN_SD1_DATA1__SD1_DATA1,
  90. MX31_PIN_SD1_DATA0__SD1_DATA0,
  91. MX31_PIN_SD1_CLK__SD1_CLK,
  92. MX31_PIN_SD1_CMD__SD1_CMD,
  93. IOMUX_MODE(MX31_PIN_SCK6, IOMUX_CONFIG_GPIO), /* card detect */
  94. IOMUX_MODE(MX31_PIN_SFS6, IOMUX_CONFIG_GPIO), /* write protect */
  95. /* SPI1 */
  96. MX31_PIN_CSPI1_MOSI__MOSI,
  97. MX31_PIN_CSPI1_MISO__MISO,
  98. MX31_PIN_CSPI1_SCLK__SCLK,
  99. MX31_PIN_CSPI1_SPI_RDY__SPI_RDY,
  100. MX31_PIN_CSPI1_SS0__SS0,
  101. MX31_PIN_CSPI1_SS1__SS1,
  102. MX31_PIN_CSPI1_SS2__SS2,
  103. /* UART2 */
  104. MX31_PIN_TXD2__TXD2,
  105. MX31_PIN_RXD2__RXD2,
  106. MX31_PIN_CTS2__CTS2,
  107. MX31_PIN_RTS2__RTS2,
  108. /* UART3 */
  109. MX31_PIN_CSPI3_MOSI__RXD3,
  110. MX31_PIN_CSPI3_MISO__TXD3,
  111. MX31_PIN_CSPI3_SCLK__RTS3,
  112. MX31_PIN_CSPI3_SPI_RDY__CTS3,
  113. /* LAN9217 irq pin */
  114. IOMUX_MODE(MX31_PIN_GPIO3_1, IOMUX_CONFIG_GPIO),
  115. /* Onewire */
  116. MX31_PIN_BATT_LINE__OWIRE,
  117. /* Framebuffer */
  118. MX31_PIN_LD0__LD0,
  119. MX31_PIN_LD1__LD1,
  120. MX31_PIN_LD2__LD2,
  121. MX31_PIN_LD3__LD3,
  122. MX31_PIN_LD4__LD4,
  123. MX31_PIN_LD5__LD5,
  124. MX31_PIN_LD6__LD6,
  125. MX31_PIN_LD7__LD7,
  126. MX31_PIN_LD8__LD8,
  127. MX31_PIN_LD9__LD9,
  128. MX31_PIN_LD10__LD10,
  129. MX31_PIN_LD11__LD11,
  130. MX31_PIN_LD12__LD12,
  131. MX31_PIN_LD13__LD13,
  132. MX31_PIN_LD14__LD14,
  133. MX31_PIN_LD15__LD15,
  134. MX31_PIN_LD16__LD16,
  135. MX31_PIN_LD17__LD17,
  136. MX31_PIN_VSYNC3__VSYNC3,
  137. MX31_PIN_HSYNC__HSYNC,
  138. MX31_PIN_FPSHIFT__FPSHIFT,
  139. MX31_PIN_DRDY0__DRDY0,
  140. MX31_PIN_D3_REV__D3_REV,
  141. MX31_PIN_CONTRAST__CONTRAST,
  142. MX31_PIN_D3_SPL__D3_SPL,
  143. MX31_PIN_D3_CLS__D3_CLS,
  144. MX31_PIN_LCS0__GPI03_23,
  145. /* CSI */
  146. IOMUX_MODE(MX31_PIN_CSI_D5, IOMUX_CONFIG_GPIO),
  147. MX31_PIN_CSI_D6__CSI_D6,
  148. MX31_PIN_CSI_D7__CSI_D7,
  149. MX31_PIN_CSI_D8__CSI_D8,
  150. MX31_PIN_CSI_D9__CSI_D9,
  151. MX31_PIN_CSI_D10__CSI_D10,
  152. MX31_PIN_CSI_D11__CSI_D11,
  153. MX31_PIN_CSI_D12__CSI_D12,
  154. MX31_PIN_CSI_D13__CSI_D13,
  155. MX31_PIN_CSI_D14__CSI_D14,
  156. MX31_PIN_CSI_D15__CSI_D15,
  157. MX31_PIN_CSI_HSYNC__CSI_HSYNC,
  158. MX31_PIN_CSI_MCLK__CSI_MCLK,
  159. MX31_PIN_CSI_PIXCLK__CSI_PIXCLK,
  160. MX31_PIN_CSI_VSYNC__CSI_VSYNC,
  161. /* GPIO */
  162. IOMUX_MODE(MX31_PIN_ATA_DMACK, IOMUX_CONFIG_GPIO),
  163. };
  164. static struct physmap_flash_data pcm037_flash_data = {
  165. .width = 2,
  166. };
  167. static struct resource pcm037_flash_resource = {
  168. .start = 0xa0000000,
  169. .end = 0xa1ffffff,
  170. .flags = IORESOURCE_MEM,
  171. };
  172. static int usbotg_pins[] = {
  173. MX31_PIN_USBOTG_DATA0__USBOTG_DATA0,
  174. MX31_PIN_USBOTG_DATA1__USBOTG_DATA1,
  175. MX31_PIN_USBOTG_DATA2__USBOTG_DATA2,
  176. MX31_PIN_USBOTG_DATA3__USBOTG_DATA3,
  177. MX31_PIN_USBOTG_DATA4__USBOTG_DATA4,
  178. MX31_PIN_USBOTG_DATA5__USBOTG_DATA5,
  179. MX31_PIN_USBOTG_DATA6__USBOTG_DATA6,
  180. MX31_PIN_USBOTG_DATA7__USBOTG_DATA7,
  181. MX31_PIN_USBOTG_CLK__USBOTG_CLK,
  182. MX31_PIN_USBOTG_DIR__USBOTG_DIR,
  183. MX31_PIN_USBOTG_NXT__USBOTG_NXT,
  184. MX31_PIN_USBOTG_STP__USBOTG_STP,
  185. };
  186. /* USB OTG HS port */
  187. static int __init gpio_usbotg_hs_activate(void)
  188. {
  189. int ret = mxc_iomux_setup_multiple_pins(usbotg_pins,
  190. ARRAY_SIZE(usbotg_pins), "usbotg");
  191. if (ret < 0) {
  192. printk(KERN_ERR "Cannot set up OTG pins\n");
  193. return ret;
  194. }
  195. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA0, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  196. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA1, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  197. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA2, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  198. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA3, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  199. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA4, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  200. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA5, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  201. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA6, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  202. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA7, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  203. mxc_iomux_set_pad(MX31_PIN_USBOTG_CLK, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  204. mxc_iomux_set_pad(MX31_PIN_USBOTG_DIR, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  205. mxc_iomux_set_pad(MX31_PIN_USBOTG_NXT, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  206. mxc_iomux_set_pad(MX31_PIN_USBOTG_STP, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  207. return 0;
  208. }
  209. /* OTG config */
  210. static struct fsl_usb2_platform_data usb_pdata = {
  211. .operating_mode = FSL_USB2_DR_DEVICE,
  212. .phy_mode = FSL_USB2_PHY_ULPI,
  213. };
  214. static struct platform_device pcm037_flash = {
  215. .name = "physmap-flash",
  216. .id = 0,
  217. .dev = {
  218. .platform_data = &pcm037_flash_data,
  219. },
  220. .resource = &pcm037_flash_resource,
  221. .num_resources = 1,
  222. };
  223. static struct imxuart_platform_data uart_pdata = {
  224. .flags = IMXUART_HAVE_RTSCTS,
  225. };
  226. static struct resource smsc911x_resources[] = {
  227. {
  228. .start = CS1_BASE_ADDR + 0x300,
  229. .end = CS1_BASE_ADDR + 0x300 + SZ_64K - 1,
  230. .flags = IORESOURCE_MEM,
  231. }, {
  232. .start = IOMUX_TO_IRQ(MX31_PIN_GPIO3_1),
  233. .end = IOMUX_TO_IRQ(MX31_PIN_GPIO3_1),
  234. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWLEVEL,
  235. },
  236. };
  237. static struct smsc911x_platform_config smsc911x_info = {
  238. .flags = SMSC911X_USE_32BIT | SMSC911X_FORCE_INTERNAL_PHY |
  239. SMSC911X_SAVE_MAC_ADDRESS,
  240. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
  241. .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
  242. .phy_interface = PHY_INTERFACE_MODE_MII,
  243. };
  244. static struct platform_device pcm037_eth = {
  245. .name = "smsc911x",
  246. .id = -1,
  247. .num_resources = ARRAY_SIZE(smsc911x_resources),
  248. .resource = smsc911x_resources,
  249. .dev = {
  250. .platform_data = &smsc911x_info,
  251. },
  252. };
  253. static struct platdata_mtd_ram pcm038_sram_data = {
  254. .bankwidth = 2,
  255. };
  256. static struct resource pcm038_sram_resource = {
  257. .start = CS4_BASE_ADDR,
  258. .end = CS4_BASE_ADDR + 512 * 1024 - 1,
  259. .flags = IORESOURCE_MEM,
  260. };
  261. static struct platform_device pcm037_sram_device = {
  262. .name = "mtd-ram",
  263. .id = 0,
  264. .dev = {
  265. .platform_data = &pcm038_sram_data,
  266. },
  267. .num_resources = 1,
  268. .resource = &pcm038_sram_resource,
  269. };
  270. static struct mxc_nand_platform_data pcm037_nand_board_info = {
  271. .width = 1,
  272. .hw_ecc = 1,
  273. };
  274. static struct imxi2c_platform_data pcm037_i2c_1_data = {
  275. .bitrate = 100000,
  276. };
  277. static struct imxi2c_platform_data pcm037_i2c_2_data = {
  278. .bitrate = 20000,
  279. };
  280. static struct at24_platform_data board_eeprom = {
  281. .byte_len = 4096,
  282. .page_size = 32,
  283. .flags = AT24_FLAG_ADDR16,
  284. };
  285. static int pcm037_camera_power(struct device *dev, int on)
  286. {
  287. /* disable or enable the camera in X7 or X8 PCM970 connector */
  288. gpio_set_value(IOMUX_TO_GPIO(MX31_PIN_CSI_D5), !on);
  289. return 0;
  290. }
  291. static struct i2c_board_info pcm037_i2c_2_devices[] = {
  292. {
  293. I2C_BOARD_INFO("mt9t031", 0x5d),
  294. },
  295. };
  296. static struct soc_camera_link iclink = {
  297. .bus_id = 0, /* Must match with the camera ID */
  298. .power = pcm037_camera_power,
  299. .board_info = &pcm037_i2c_2_devices[0],
  300. .i2c_adapter_id = 2,
  301. .module_name = "mt9t031",
  302. };
  303. static struct i2c_board_info pcm037_i2c_devices[] = {
  304. {
  305. I2C_BOARD_INFO("at24", 0x52), /* E0=0, E1=1, E2=0 */
  306. .platform_data = &board_eeprom,
  307. }, {
  308. I2C_BOARD_INFO("pcf8563", 0x51),
  309. }
  310. };
  311. static struct platform_device pcm037_camera = {
  312. .name = "soc-camera-pdrv",
  313. .id = 0,
  314. .dev = {
  315. .platform_data = &iclink,
  316. },
  317. };
  318. /* Not connected by default */
  319. #ifdef PCM970_SDHC_RW_SWITCH
  320. static int pcm970_sdhc1_get_ro(struct device *dev)
  321. {
  322. return gpio_get_value(IOMUX_TO_GPIO(MX31_PIN_SFS6));
  323. }
  324. #endif
  325. #define SDHC1_GPIO_WP IOMUX_TO_GPIO(MX31_PIN_SFS6)
  326. #define SDHC1_GPIO_DET IOMUX_TO_GPIO(MX31_PIN_SCK6)
  327. static int pcm970_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
  328. void *data)
  329. {
  330. int ret;
  331. ret = gpio_request(SDHC1_GPIO_DET, "sdhc-detect");
  332. if (ret)
  333. return ret;
  334. gpio_direction_input(SDHC1_GPIO_DET);
  335. #ifdef PCM970_SDHC_RW_SWITCH
  336. ret = gpio_request(SDHC1_GPIO_WP, "sdhc-wp");
  337. if (ret)
  338. goto err_gpio_free;
  339. gpio_direction_input(SDHC1_GPIO_WP);
  340. #endif
  341. ret = request_irq(IOMUX_TO_IRQ(MX31_PIN_SCK6), detect_irq,
  342. IRQF_DISABLED | IRQF_TRIGGER_FALLING,
  343. "sdhc-detect", data);
  344. if (ret)
  345. goto err_gpio_free_2;
  346. return 0;
  347. err_gpio_free_2:
  348. #ifdef PCM970_SDHC_RW_SWITCH
  349. gpio_free(SDHC1_GPIO_WP);
  350. err_gpio_free:
  351. #endif
  352. gpio_free(SDHC1_GPIO_DET);
  353. return ret;
  354. }
  355. static void pcm970_sdhc1_exit(struct device *dev, void *data)
  356. {
  357. free_irq(IOMUX_TO_IRQ(MX31_PIN_SCK6), data);
  358. gpio_free(SDHC1_GPIO_DET);
  359. gpio_free(SDHC1_GPIO_WP);
  360. }
  361. static struct imxmmc_platform_data sdhc_pdata = {
  362. #ifdef PCM970_SDHC_RW_SWITCH
  363. .get_ro = pcm970_sdhc1_get_ro,
  364. #endif
  365. .init = pcm970_sdhc1_init,
  366. .exit = pcm970_sdhc1_exit,
  367. };
  368. struct mx3_camera_pdata camera_pdata = {
  369. .dma_dev = &mx3_ipu.dev,
  370. .flags = MX3_CAMERA_DATAWIDTH_8 | MX3_CAMERA_DATAWIDTH_10,
  371. .mclk_10khz = 2000,
  372. };
  373. static int __init pcm037_camera_alloc_dma(const size_t buf_size)
  374. {
  375. dma_addr_t dma_handle;
  376. void *buf;
  377. int dma;
  378. if (buf_size < 2 * 1024 * 1024)
  379. return -EINVAL;
  380. buf = dma_alloc_coherent(NULL, buf_size, &dma_handle, GFP_KERNEL);
  381. if (!buf) {
  382. pr_err("%s: cannot allocate camera buffer-memory\n", __func__);
  383. return -ENOMEM;
  384. }
  385. memset(buf, 0, buf_size);
  386. dma = dma_declare_coherent_memory(&mx3_camera.dev,
  387. dma_handle, dma_handle, buf_size,
  388. DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE);
  389. /* The way we call dma_declare_coherent_memory only a malloc can fail */
  390. return dma & DMA_MEMORY_MAP ? 0 : -ENOMEM;
  391. }
  392. static struct platform_device *devices[] __initdata = {
  393. &pcm037_flash,
  394. &pcm037_sram_device,
  395. &pcm037_camera,
  396. };
  397. static struct ipu_platform_data mx3_ipu_data = {
  398. .irq_base = MXC_IPU_IRQ_START,
  399. };
  400. static const struct fb_videomode fb_modedb[] = {
  401. {
  402. /* 240x320 @ 60 Hz Sharp */
  403. .name = "Sharp-LQ035Q7DH06-QVGA",
  404. .refresh = 60,
  405. .xres = 240,
  406. .yres = 320,
  407. .pixclock = 185925,
  408. .left_margin = 9,
  409. .right_margin = 16,
  410. .upper_margin = 7,
  411. .lower_margin = 9,
  412. .hsync_len = 1,
  413. .vsync_len = 1,
  414. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  415. FB_SYNC_CLK_INVERT | FB_SYNC_CLK_IDLE_EN,
  416. .vmode = FB_VMODE_NONINTERLACED,
  417. .flag = 0,
  418. }, {
  419. /* 240x320 @ 60 Hz */
  420. .name = "TX090",
  421. .refresh = 60,
  422. .xres = 240,
  423. .yres = 320,
  424. .pixclock = 38255,
  425. .left_margin = 144,
  426. .right_margin = 0,
  427. .upper_margin = 7,
  428. .lower_margin = 40,
  429. .hsync_len = 96,
  430. .vsync_len = 1,
  431. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  432. .vmode = FB_VMODE_NONINTERLACED,
  433. .flag = 0,
  434. }, {
  435. /* 240x320 @ 60 Hz */
  436. .name = "CMEL-OLED",
  437. .refresh = 60,
  438. .xres = 240,
  439. .yres = 320,
  440. .pixclock = 185925,
  441. .left_margin = 9,
  442. .right_margin = 16,
  443. .upper_margin = 7,
  444. .lower_margin = 9,
  445. .hsync_len = 1,
  446. .vsync_len = 1,
  447. .sync = FB_SYNC_OE_ACT_HIGH | FB_SYNC_CLK_INVERT,
  448. .vmode = FB_VMODE_NONINTERLACED,
  449. .flag = 0,
  450. },
  451. };
  452. static struct mx3fb_platform_data mx3fb_pdata = {
  453. .dma_dev = &mx3_ipu.dev,
  454. .name = "Sharp-LQ035Q7DH06-QVGA",
  455. .mode = fb_modedb,
  456. .num_modes = ARRAY_SIZE(fb_modedb),
  457. };
  458. static struct resource pcm970_sja1000_resources[] = {
  459. {
  460. .start = CS5_BASE_ADDR,
  461. .end = CS5_BASE_ADDR + 0x100 - 1,
  462. .flags = IORESOURCE_MEM,
  463. }, {
  464. .start = IOMUX_TO_IRQ(IOMUX_PIN(48, 105)),
  465. .end = IOMUX_TO_IRQ(IOMUX_PIN(48, 105)),
  466. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWEDGE,
  467. },
  468. };
  469. struct sja1000_platform_data pcm970_sja1000_platform_data = {
  470. .clock = 16000000 / 2,
  471. .ocr = 0x40 | 0x18,
  472. .cdr = 0x40,
  473. };
  474. static struct platform_device pcm970_sja1000 = {
  475. .name = "sja1000_platform",
  476. .dev = {
  477. .platform_data = &pcm970_sja1000_platform_data,
  478. },
  479. .resource = pcm970_sja1000_resources,
  480. .num_resources = ARRAY_SIZE(pcm970_sja1000_resources),
  481. };
  482. /*
  483. * Board specific initialization.
  484. */
  485. static void __init mxc_board_init(void)
  486. {
  487. int ret;
  488. mxc_iomux_setup_multiple_pins(pcm037_pins, ARRAY_SIZE(pcm037_pins),
  489. "pcm037");
  490. if (pcm037_variant() == PCM037_EET)
  491. mxc_iomux_setup_multiple_pins(pcm037_uart1_pins,
  492. ARRAY_SIZE(pcm037_uart1_pins), "pcm037_uart1");
  493. else
  494. mxc_iomux_setup_multiple_pins(pcm037_uart1_handshake_pins,
  495. ARRAY_SIZE(pcm037_uart1_handshake_pins),
  496. "pcm037_uart1");
  497. platform_add_devices(devices, ARRAY_SIZE(devices));
  498. mxc_register_device(&mxc_uart_device0, &uart_pdata);
  499. mxc_register_device(&mxc_uart_device1, &uart_pdata);
  500. mxc_register_device(&mxc_uart_device2, &uart_pdata);
  501. mxc_register_device(&mxc_w1_master_device, NULL);
  502. /* LAN9217 IRQ pin */
  503. ret = gpio_request(IOMUX_TO_GPIO(MX31_PIN_GPIO3_1), "lan9217-irq");
  504. if (ret)
  505. pr_warning("could not get LAN irq gpio\n");
  506. else {
  507. gpio_direction_input(IOMUX_TO_GPIO(MX31_PIN_GPIO3_1));
  508. platform_device_register(&pcm037_eth);
  509. }
  510. /* I2C adapters and devices */
  511. i2c_register_board_info(1, pcm037_i2c_devices,
  512. ARRAY_SIZE(pcm037_i2c_devices));
  513. mxc_register_device(&mxc_i2c_device1, &pcm037_i2c_1_data);
  514. mxc_register_device(&mxc_i2c_device2, &pcm037_i2c_2_data);
  515. mxc_register_device(&mxc_nand_device, &pcm037_nand_board_info);
  516. mxc_register_device(&mxcsdhc_device0, &sdhc_pdata);
  517. mxc_register_device(&mx3_ipu, &mx3_ipu_data);
  518. mxc_register_device(&mx3_fb, &mx3fb_pdata);
  519. if (!gpio_usbotg_hs_activate())
  520. mxc_register_device(&mxc_otg_udc_device, &usb_pdata);
  521. /* CSI */
  522. /* Camera power: default - off */
  523. ret = gpio_request(IOMUX_TO_GPIO(MX31_PIN_CSI_D5), "mt9t031-power");
  524. if (!ret)
  525. gpio_direction_output(IOMUX_TO_GPIO(MX31_PIN_CSI_D5), 1);
  526. else
  527. iclink.power = NULL;
  528. if (!pcm037_camera_alloc_dma(4 * 1024 * 1024))
  529. mxc_register_device(&mx3_camera, &camera_pdata);
  530. platform_device_register(&pcm970_sja1000);
  531. }
  532. static void __init pcm037_timer_init(void)
  533. {
  534. mx31_clocks_init(26000000);
  535. }
  536. struct sys_timer pcm037_timer = {
  537. .init = pcm037_timer_init,
  538. };
  539. MACHINE_START(PCM037, "Phytec Phycore pcm037")
  540. /* Maintainer: Pengutronix */
  541. .phys_io = AIPS1_BASE_ADDR,
  542. .io_pg_offst = ((AIPS1_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  543. .boot_params = PHYS_OFFSET + 0x100,
  544. .map_io = mx31_map_io,
  545. .init_irq = mx31_init_irq,
  546. .init_machine = mxc_board_init,
  547. .timer = &pcm037_timer,
  548. MACHINE_END