pxa168.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * linux/arch/arm/mach-mmp/pxa168.c
  3. *
  4. * Code specific to PXA168
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/list.h>
  14. #include <linux/io.h>
  15. #include <linux/clk.h>
  16. #include <asm/mach/time.h>
  17. #include <mach/addr-map.h>
  18. #include <mach/cputype.h>
  19. #include <mach/regs-apbc.h>
  20. #include <mach/irqs.h>
  21. #include <mach/gpio.h>
  22. #include <mach/dma.h>
  23. #include <mach/devices.h>
  24. #include <mach/mfp.h>
  25. #include "common.h"
  26. #include "clock.h"
  27. #define MFPR_VIRT_BASE (APB_VIRT_BASE + 0x1e000)
  28. static struct mfp_addr_map pxa168_mfp_addr_map[] __initdata =
  29. {
  30. MFP_ADDR_X(GPIO0, GPIO36, 0x04c),
  31. MFP_ADDR_X(GPIO37, GPIO55, 0x000),
  32. MFP_ADDR_X(GPIO56, GPIO123, 0x0e0),
  33. MFP_ADDR_X(GPIO124, GPIO127, 0x0f4),
  34. MFP_ADDR_END,
  35. };
  36. #define APMASK(i) (GPIO_REGS_VIRT + BANK_OFF(i) + 0x09c)
  37. static void __init pxa168_init_gpio(void)
  38. {
  39. int i;
  40. /* enable GPIO clock */
  41. __raw_writel(APBC_APBCLK | APBC_FNCLK, APBC_PXA168_GPIO);
  42. /* unmask GPIO edge detection for all 4 banks - APMASKx */
  43. for (i = 0; i < 4; i++)
  44. __raw_writel(0xffffffff, APMASK(i));
  45. pxa_init_gpio(IRQ_PXA168_GPIOX, 0, 127, NULL);
  46. }
  47. void __init pxa168_init_irq(void)
  48. {
  49. icu_init_irq();
  50. pxa168_init_gpio();
  51. }
  52. /* APB peripheral clocks */
  53. static APBC_CLK(uart1, PXA168_UART1, 1, 14745600);
  54. static APBC_CLK(uart2, PXA168_UART2, 1, 14745600);
  55. static APBC_CLK(twsi0, PXA168_TWSI0, 1, 33000000);
  56. static APBC_CLK(twsi1, PXA168_TWSI1, 1, 33000000);
  57. static APBC_CLK(pwm1, PXA168_PWM1, 1, 13000000);
  58. static APBC_CLK(pwm2, PXA168_PWM2, 1, 13000000);
  59. static APBC_CLK(pwm3, PXA168_PWM3, 1, 13000000);
  60. static APBC_CLK(pwm4, PXA168_PWM4, 1, 13000000);
  61. /* device and clock bindings */
  62. static struct clk_lookup pxa168_clkregs[] = {
  63. INIT_CLKREG(&clk_uart1, "pxa2xx-uart.0", NULL),
  64. INIT_CLKREG(&clk_uart2, "pxa2xx-uart.1", NULL),
  65. INIT_CLKREG(&clk_twsi0, "pxa2xx-i2c.0", NULL),
  66. INIT_CLKREG(&clk_twsi1, "pxa2xx-i2c.1", NULL),
  67. INIT_CLKREG(&clk_pwm1, "pxa168-pwm.0", NULL),
  68. INIT_CLKREG(&clk_pwm2, "pxa168-pwm.1", NULL),
  69. INIT_CLKREG(&clk_pwm3, "pxa168-pwm.2", NULL),
  70. INIT_CLKREG(&clk_pwm4, "pxa168-pwm.3", NULL),
  71. };
  72. static int __init pxa168_init(void)
  73. {
  74. if (cpu_is_pxa168()) {
  75. mfp_init_base(MFPR_VIRT_BASE);
  76. mfp_init_addr(pxa168_mfp_addr_map);
  77. pxa_init_dma(IRQ_PXA168_DMA_INT0, 32);
  78. clks_register(ARRAY_AND_SIZE(pxa168_clkregs));
  79. }
  80. return 0;
  81. }
  82. postcore_initcall(pxa168_init);
  83. /* system timer - clock enabled, 3.25MHz */
  84. #define TIMER_CLK_RST (APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(3))
  85. static void __init pxa168_timer_init(void)
  86. {
  87. /* this is early, we have to initialize the CCU registers by
  88. * ourselves instead of using clk_* API. Clock rate is defined
  89. * by APBC_TIMERS_CLK_RST (3.25MHz) and enabled free-running
  90. */
  91. __raw_writel(APBC_APBCLK | APBC_RST, APBC_PXA168_TIMERS);
  92. /* 3.25MHz, bus/functional clock enabled, release reset */
  93. __raw_writel(TIMER_CLK_RST, APBC_PXA168_TIMERS);
  94. timer_init(IRQ_PXA168_TIMER1);
  95. }
  96. struct sys_timer pxa168_timer = {
  97. .init = pxa168_timer_init,
  98. };
  99. /* on-chip devices */
  100. PXA168_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4017000, 0x30, 21, 22);
  101. PXA168_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4018000, 0x30, 23, 24);
  102. PXA168_DEVICE(twsi0, "pxa2xx-i2c", 0, TWSI0, 0xd4011000, 0x28);
  103. PXA168_DEVICE(twsi1, "pxa2xx-i2c", 1, TWSI1, 0xd4025000, 0x28);
  104. PXA168_DEVICE(pwm1, "pxa168-pwm", 0, NONE, 0xd401a000, 0x10);
  105. PXA168_DEVICE(pwm2, "pxa168-pwm", 1, NONE, 0xd401a400, 0x10);
  106. PXA168_DEVICE(pwm3, "pxa168-pwm", 2, NONE, 0xd401a800, 0x10);
  107. PXA168_DEVICE(pwm4, "pxa168-pwm", 3, NONE, 0xd401ac00, 0x10);