regs-irq.h 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041
  1. /*
  2. * arch/arm/mach-ks8695/include/mach/regs-irq.h
  3. *
  4. * Copyright (C) 2006 Ben Dooks <ben@simtec.co.uk>
  5. * Copyright (C) 2006 Simtec Electronics
  6. *
  7. * KS8695 - IRQ registers and bit definitions
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #ifndef KS8695_IRQ_H
  14. #define KS8695_IRQ_H
  15. #define KS8695_IRQ_OFFSET (0xF0000 + 0xE200)
  16. #define KS8695_IRQ_VA (KS8695_IO_VA + KS8695_IRQ_OFFSET)
  17. #define KS8695_IRQ_PA (KS8695_IO_PA + KS8695_IRQ_OFFSET)
  18. /*
  19. * Interrupt Controller registers
  20. */
  21. #define KS8695_INTMC (0x00) /* Mode Control Register */
  22. #define KS8695_INTEN (0x04) /* Interrupt Enable Register */
  23. #define KS8695_INTST (0x08) /* Interrupt Status Register */
  24. #define KS8695_INTPW (0x0c) /* Interrupt Priority (WAN MAC) */
  25. #define KS8695_INTPH (0x10) /* Interrupt Priority (HPNA) [KS8695 only] */
  26. #define KS8695_INTPL (0x14) /* Interrupt Priority (LAN MAC) */
  27. #define KS8695_INTPT (0x18) /* Interrupt Priority (Timer) */
  28. #define KS8695_INTPU (0x1c) /* Interrupt Priority (UART) */
  29. #define KS8695_INTPE (0x20) /* Interrupt Priority (External Interrupt) */
  30. #define KS8695_INTPC (0x24) /* Interrupt Priority (Communications Channel) */
  31. #define KS8695_INTPBE (0x28) /* Interrupt Priority (Bus Error Response) */
  32. #define KS8695_INTMS (0x2c) /* Interrupt Mask Status Register */
  33. #define KS8695_INTHPF (0x30) /* Interrupt Pending Highest Priority (FIQ) */
  34. #define KS8695_INTHPI (0x34) /* Interrupt Pending Highest Priority (IRQ) */
  35. #endif