kirkwood.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * arch/arm/mach-kirkwood/include/mach/kirkwood.h
  3. *
  4. * Generic definitions for Marvell Kirkwood SoC flavors:
  5. * 88F6180, 88F6192 and 88F6281.
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #ifndef __ASM_ARCH_KIRKWOOD_H
  12. #define __ASM_ARCH_KIRKWOOD_H
  13. /*
  14. * Marvell Kirkwood address maps.
  15. *
  16. * phys
  17. * e0000000 PCIe Memory space
  18. * f1000000 on-chip peripheral registers
  19. * f2000000 PCIe I/O space
  20. * f3000000 NAND controller address window
  21. * f4000000 Security Accelerator SRAM
  22. *
  23. * virt phys size
  24. * fee00000 f1000000 1M on-chip peripheral registers
  25. * fef00000 f2000000 1M PCIe I/O space
  26. */
  27. #define KIRKWOOD_SRAM_PHYS_BASE 0xf4000000
  28. #define KIRKWOOD_SRAM_SIZE SZ_2K
  29. #define KIRKWOOD_NAND_MEM_PHYS_BASE 0xf3000000
  30. #define KIRKWOOD_NAND_MEM_SIZE SZ_1K
  31. #define KIRKWOOD_PCIE_IO_PHYS_BASE 0xf2000000
  32. #define KIRKWOOD_PCIE_IO_VIRT_BASE 0xfef00000
  33. #define KIRKWOOD_PCIE_IO_BUS_BASE 0x00000000
  34. #define KIRKWOOD_PCIE_IO_SIZE SZ_1M
  35. #define KIRKWOOD_REGS_PHYS_BASE 0xf1000000
  36. #define KIRKWOOD_REGS_VIRT_BASE 0xfee00000
  37. #define KIRKWOOD_REGS_SIZE SZ_1M
  38. #define KIRKWOOD_PCIE_MEM_PHYS_BASE 0xe0000000
  39. #define KIRKWOOD_PCIE_MEM_BUS_BASE 0xe0000000
  40. #define KIRKWOOD_PCIE_MEM_SIZE SZ_128M
  41. /*
  42. * Register Map
  43. */
  44. #define DDR_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x00000)
  45. #define DDR_WINDOW_CPU_BASE (DDR_VIRT_BASE | 0x1500)
  46. #define DDR_OPERATION_BASE (DDR_VIRT_BASE | 0x1418)
  47. #define DEV_BUS_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x10000)
  48. #define DEV_BUS_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x10000)
  49. #define SAMPLE_AT_RESET (DEV_BUS_VIRT_BASE | 0x0030)
  50. #define DEVICE_ID (DEV_BUS_VIRT_BASE | 0x0034)
  51. #define RTC_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x0300)
  52. #define SPI_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x0600)
  53. #define I2C_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x1000)
  54. #define UART0_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2000)
  55. #define UART0_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2000)
  56. #define UART1_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2100)
  57. #define UART1_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2100)
  58. #define BRIDGE_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x20000)
  59. #define CRYPTO_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x30000)
  60. #define PCIE_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x40000)
  61. #define PCIE_LINK_CTRL (PCIE_VIRT_BASE | 0x70)
  62. #define PCIE_STATUS (PCIE_VIRT_BASE | 0x1a04)
  63. #define USB_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x50000)
  64. #define XOR0_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60800)
  65. #define XOR0_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60800)
  66. #define XOR1_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60900)
  67. #define XOR1_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60900)
  68. #define XOR0_HIGH_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60A00)
  69. #define XOR0_HIGH_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60A00)
  70. #define XOR1_HIGH_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60B00)
  71. #define XOR1_HIGH_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60B00)
  72. #define GE00_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x70000)
  73. #define GE01_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x74000)
  74. #define SATA_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x80000)
  75. #define SATA_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x80000)
  76. #define SATA0_IF_CTRL (SATA_VIRT_BASE | 0x2050)
  77. #define SATA0_PHY_MODE_2 (SATA_VIRT_BASE | 0x2330)
  78. #define SATA1_IF_CTRL (SATA_VIRT_BASE | 0x4050)
  79. #define SATA1_PHY_MODE_2 (SATA_VIRT_BASE | 0x4330)
  80. #define SDIO_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x90000)
  81. /*
  82. * Supported devices and revisions.
  83. */
  84. #define MV88F6281_DEV_ID 0x6281
  85. #define MV88F6281_REV_Z0 0
  86. #define MV88F6281_REV_A0 2
  87. #define MV88F6281_REV_A1 3
  88. #define MV88F6192_DEV_ID 0x6192
  89. #define MV88F6192_REV_Z0 0
  90. #define MV88F6192_REV_A0 2
  91. #define MV88F6180_DEV_ID 0x6180
  92. #define MV88F6180_REV_A0 2
  93. #endif