ixdp2x01.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * arch/arm/mach-ixp2000/ixdp2x01.c
  3. *
  4. * Code common to Intel IXDP2401 and IXDP2801 platforms
  5. *
  6. * Original Author: Andrzej Mialkowski <andrzej.mialkowski@intel.com>
  7. * Maintainer: Deepak Saxena <dsaxena@plexity.net>
  8. *
  9. * Copyright (C) 2002-2003 Intel Corp.
  10. * Copyright (C) 2003-2004 MontaVista Software, Inc.
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/mm.h>
  20. #include <linux/sched.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bitops.h>
  23. #include <linux/pci.h>
  24. #include <linux/ioport.h>
  25. #include <linux/slab.h>
  26. #include <linux/delay.h>
  27. #include <linux/serial.h>
  28. #include <linux/tty.h>
  29. #include <linux/serial_core.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/serial_8250.h>
  32. #include <linux/io.h>
  33. #include <asm/irq.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/page.h>
  36. #include <asm/system.h>
  37. #include <mach/hardware.h>
  38. #include <asm/mach-types.h>
  39. #include <asm/mach/pci.h>
  40. #include <asm/mach/map.h>
  41. #include <asm/mach/irq.h>
  42. #include <asm/mach/time.h>
  43. #include <asm/mach/arch.h>
  44. #include <asm/mach/flash.h>
  45. /*************************************************************************
  46. * IXDP2x01 IRQ Handling
  47. *************************************************************************/
  48. static void ixdp2x01_irq_mask(unsigned int irq)
  49. {
  50. ixp2000_reg_wrb(IXDP2X01_INT_MASK_SET_REG,
  51. IXP2000_BOARD_IRQ_MASK(irq));
  52. }
  53. static void ixdp2x01_irq_unmask(unsigned int irq)
  54. {
  55. ixp2000_reg_write(IXDP2X01_INT_MASK_CLR_REG,
  56. IXP2000_BOARD_IRQ_MASK(irq));
  57. }
  58. static u32 valid_irq_mask;
  59. static void ixdp2x01_irq_handler(unsigned int irq, struct irq_desc *desc)
  60. {
  61. u32 ex_interrupt;
  62. int i;
  63. desc->chip->mask(irq);
  64. ex_interrupt = *IXDP2X01_INT_STAT_REG & valid_irq_mask;
  65. if (!ex_interrupt) {
  66. printk(KERN_ERR "Spurious IXDP2X01 CPLD interrupt!\n");
  67. return;
  68. }
  69. for (i = 0; i < IXP2000_BOARD_IRQS; i++) {
  70. if (ex_interrupt & (1 << i)) {
  71. int cpld_irq = IXP2000_BOARD_IRQ(0) + i;
  72. generic_handle_irq(cpld_irq);
  73. }
  74. }
  75. desc->chip->unmask(irq);
  76. }
  77. static struct irq_chip ixdp2x01_irq_chip = {
  78. .mask = ixdp2x01_irq_mask,
  79. .ack = ixdp2x01_irq_mask,
  80. .unmask = ixdp2x01_irq_unmask
  81. };
  82. /*
  83. * We only do anything if we are the master NPU on the board.
  84. * The slave NPU only has the ethernet chip going directly to
  85. * the PCIB interrupt input.
  86. */
  87. void __init ixdp2x01_init_irq(void)
  88. {
  89. int irq = 0;
  90. /* initialize chip specific interrupts */
  91. ixp2000_init_irq();
  92. if (machine_is_ixdp2401())
  93. valid_irq_mask = IXDP2401_VALID_IRQ_MASK;
  94. else
  95. valid_irq_mask = IXDP2801_VALID_IRQ_MASK;
  96. /* Mask all interrupts from CPLD, disable simulation */
  97. ixp2000_reg_write(IXDP2X01_INT_MASK_SET_REG, 0xffffffff);
  98. ixp2000_reg_wrb(IXDP2X01_INT_SIM_REG, 0);
  99. for (irq = NR_IXP2000_IRQS; irq < NR_IXDP2X01_IRQS; irq++) {
  100. if (irq & valid_irq_mask) {
  101. set_irq_chip(irq, &ixdp2x01_irq_chip);
  102. set_irq_handler(irq, handle_level_irq);
  103. set_irq_flags(irq, IRQF_VALID);
  104. } else {
  105. set_irq_flags(irq, 0);
  106. }
  107. }
  108. /* Hook into PCI interrupts */
  109. set_irq_chained_handler(IRQ_IXP2000_PCIB, ixdp2x01_irq_handler);
  110. }
  111. /*************************************************************************
  112. * IXDP2x01 memory map
  113. *************************************************************************/
  114. static struct map_desc ixdp2x01_io_desc __initdata = {
  115. .virtual = IXDP2X01_VIRT_CPLD_BASE,
  116. .pfn = __phys_to_pfn(IXDP2X01_PHYS_CPLD_BASE),
  117. .length = IXDP2X01_CPLD_REGION_SIZE,
  118. .type = MT_DEVICE
  119. };
  120. static void __init ixdp2x01_map_io(void)
  121. {
  122. ixp2000_map_io();
  123. iotable_init(&ixdp2x01_io_desc, 1);
  124. }
  125. /*************************************************************************
  126. * IXDP2x01 serial ports
  127. *************************************************************************/
  128. static struct plat_serial8250_port ixdp2x01_serial_port1[] = {
  129. {
  130. .mapbase = (unsigned long)IXDP2X01_UART1_PHYS_BASE,
  131. .membase = (char *)IXDP2X01_UART1_VIRT_BASE,
  132. .irq = IRQ_IXDP2X01_UART1,
  133. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  134. .iotype = UPIO_MEM32,
  135. .regshift = 2,
  136. .uartclk = IXDP2X01_UART_CLK,
  137. },
  138. { }
  139. };
  140. static struct resource ixdp2x01_uart_resource1 = {
  141. .start = IXDP2X01_UART1_PHYS_BASE,
  142. .end = IXDP2X01_UART1_PHYS_BASE + 0xffff,
  143. .flags = IORESOURCE_MEM,
  144. };
  145. static struct platform_device ixdp2x01_serial_device1 = {
  146. .name = "serial8250",
  147. .id = PLAT8250_DEV_PLATFORM1,
  148. .dev = {
  149. .platform_data = ixdp2x01_serial_port1,
  150. },
  151. .num_resources = 1,
  152. .resource = &ixdp2x01_uart_resource1,
  153. };
  154. static struct plat_serial8250_port ixdp2x01_serial_port2[] = {
  155. {
  156. .mapbase = (unsigned long)IXDP2X01_UART2_PHYS_BASE,
  157. .membase = (char *)IXDP2X01_UART2_VIRT_BASE,
  158. .irq = IRQ_IXDP2X01_UART2,
  159. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  160. .iotype = UPIO_MEM32,
  161. .regshift = 2,
  162. .uartclk = IXDP2X01_UART_CLK,
  163. },
  164. { }
  165. };
  166. static struct resource ixdp2x01_uart_resource2 = {
  167. .start = IXDP2X01_UART2_PHYS_BASE,
  168. .end = IXDP2X01_UART2_PHYS_BASE + 0xffff,
  169. .flags = IORESOURCE_MEM,
  170. };
  171. static struct platform_device ixdp2x01_serial_device2 = {
  172. .name = "serial8250",
  173. .id = PLAT8250_DEV_PLATFORM2,
  174. .dev = {
  175. .platform_data = ixdp2x01_serial_port2,
  176. },
  177. .num_resources = 1,
  178. .resource = &ixdp2x01_uart_resource2,
  179. };
  180. static void ixdp2x01_uart_init(void)
  181. {
  182. platform_device_register(&ixdp2x01_serial_device1);
  183. platform_device_register(&ixdp2x01_serial_device2);
  184. }
  185. /*************************************************************************
  186. * IXDP2x01 timer tick configuration
  187. *************************************************************************/
  188. static unsigned int ixdp2x01_clock;
  189. static int __init ixdp2x01_clock_setup(char *str)
  190. {
  191. ixdp2x01_clock = simple_strtoul(str, NULL, 10);
  192. return 1;
  193. }
  194. __setup("ixdp2x01_clock=", ixdp2x01_clock_setup);
  195. static void __init ixdp2x01_timer_init(void)
  196. {
  197. if (!ixdp2x01_clock)
  198. ixdp2x01_clock = 50000000;
  199. ixp2000_init_time(ixdp2x01_clock);
  200. }
  201. static struct sys_timer ixdp2x01_timer = {
  202. .init = ixdp2x01_timer_init,
  203. .offset = ixp2000_gettimeoffset,
  204. };
  205. /*************************************************************************
  206. * IXDP2x01 PCI
  207. *************************************************************************/
  208. void __init ixdp2x01_pci_preinit(void)
  209. {
  210. ixp2000_reg_write(IXP2000_PCI_ADDR_EXT, 0x00000000);
  211. ixp2000_pci_preinit();
  212. pcibios_setup("firmware");
  213. }
  214. #define DEVPIN(dev, pin) ((pin) | ((dev) << 3))
  215. static int __init ixdp2x01_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  216. {
  217. u8 bus = dev->bus->number;
  218. u32 devpin = DEVPIN(PCI_SLOT(dev->devfn), pin);
  219. struct pci_bus *tmp_bus = dev->bus;
  220. /* Primary bus, no interrupts here */
  221. if (bus == 0) {
  222. return -1;
  223. }
  224. /* Lookup first leaf in bus tree */
  225. while ((tmp_bus->parent != NULL) && (tmp_bus->parent->parent != NULL)) {
  226. tmp_bus = tmp_bus->parent;
  227. }
  228. /* Select between known bridges */
  229. switch (tmp_bus->self->devfn | (tmp_bus->self->bus->number << 8)) {
  230. /* Device is located after first MB bridge */
  231. case 0x0008:
  232. if (tmp_bus == dev->bus) {
  233. /* Device is located directly after first MB bridge */
  234. switch (devpin) {
  235. case DEVPIN(1, 1): /* Onboard 82546 ch 0 */
  236. if (machine_is_ixdp2401())
  237. return IRQ_IXDP2401_INTA_82546;
  238. return -1;
  239. case DEVPIN(1, 2): /* Onboard 82546 ch 1 */
  240. if (machine_is_ixdp2401())
  241. return IRQ_IXDP2401_INTB_82546;
  242. return -1;
  243. case DEVPIN(0, 1): /* PMC INTA# */
  244. return IRQ_IXDP2X01_SPCI_PMC_INTA;
  245. case DEVPIN(0, 2): /* PMC INTB# */
  246. return IRQ_IXDP2X01_SPCI_PMC_INTB;
  247. case DEVPIN(0, 3): /* PMC INTC# */
  248. return IRQ_IXDP2X01_SPCI_PMC_INTC;
  249. case DEVPIN(0, 4): /* PMC INTD# */
  250. return IRQ_IXDP2X01_SPCI_PMC_INTD;
  251. }
  252. }
  253. break;
  254. case 0x0010:
  255. if (tmp_bus == dev->bus) {
  256. /* Device is located directly after second MB bridge */
  257. /* Secondary bus of second bridge */
  258. switch (devpin) {
  259. case DEVPIN(0, 1): /* DB#0 */
  260. return IRQ_IXDP2X01_SPCI_DB_0;
  261. case DEVPIN(1, 1): /* DB#1 */
  262. return IRQ_IXDP2X01_SPCI_DB_1;
  263. }
  264. } else {
  265. /* Device is located indirectly after second MB bridge */
  266. /* Not supported now */
  267. }
  268. break;
  269. }
  270. return -1;
  271. }
  272. static int ixdp2x01_pci_setup(int nr, struct pci_sys_data *sys)
  273. {
  274. sys->mem_offset = 0xe0000000;
  275. if (machine_is_ixdp2801() || machine_is_ixdp28x5())
  276. sys->mem_offset -= ((*IXP2000_PCI_ADDR_EXT & 0xE000) << 16);
  277. return ixp2000_pci_setup(nr, sys);
  278. }
  279. struct hw_pci ixdp2x01_pci __initdata = {
  280. .nr_controllers = 1,
  281. .setup = ixdp2x01_pci_setup,
  282. .preinit = ixdp2x01_pci_preinit,
  283. .scan = ixp2000_pci_scan_bus,
  284. .map_irq = ixdp2x01_pci_map_irq,
  285. };
  286. int __init ixdp2x01_pci_init(void)
  287. {
  288. if (machine_is_ixdp2401() || machine_is_ixdp2801() ||\
  289. machine_is_ixdp28x5())
  290. pci_common_init(&ixdp2x01_pci);
  291. return 0;
  292. }
  293. subsys_initcall(ixdp2x01_pci_init);
  294. /*************************************************************************
  295. * IXDP2x01 Machine Initialization
  296. *************************************************************************/
  297. static struct flash_platform_data ixdp2x01_flash_platform_data = {
  298. .map_name = "cfi_probe",
  299. .width = 1,
  300. };
  301. static unsigned long ixdp2x01_flash_bank_setup(unsigned long ofs)
  302. {
  303. ixp2000_reg_wrb(IXDP2X01_CPLD_FLASH_REG,
  304. ((ofs >> IXDP2X01_FLASH_WINDOW_BITS) | IXDP2X01_CPLD_FLASH_INTERN));
  305. return (ofs & IXDP2X01_FLASH_WINDOW_MASK);
  306. }
  307. static struct ixp2000_flash_data ixdp2x01_flash_data = {
  308. .platform_data = &ixdp2x01_flash_platform_data,
  309. .bank_setup = ixdp2x01_flash_bank_setup
  310. };
  311. static struct resource ixdp2x01_flash_resource = {
  312. .start = 0xc4000000,
  313. .end = 0xc4000000 + 0x01ffffff,
  314. .flags = IORESOURCE_MEM,
  315. };
  316. static struct platform_device ixdp2x01_flash = {
  317. .name = "IXP2000-Flash",
  318. .id = 0,
  319. .dev = {
  320. .platform_data = &ixdp2x01_flash_data,
  321. },
  322. .num_resources = 1,
  323. .resource = &ixdp2x01_flash_resource,
  324. };
  325. static struct ixp2000_i2c_pins ixdp2x01_i2c_gpio_pins = {
  326. .sda_pin = IXDP2X01_GPIO_SDA,
  327. .scl_pin = IXDP2X01_GPIO_SCL,
  328. };
  329. static struct platform_device ixdp2x01_i2c_controller = {
  330. .name = "IXP2000-I2C",
  331. .id = 0,
  332. .dev = {
  333. .platform_data = &ixdp2x01_i2c_gpio_pins,
  334. },
  335. .num_resources = 0
  336. };
  337. static struct platform_device *ixdp2x01_devices[] __initdata = {
  338. &ixdp2x01_flash,
  339. &ixdp2x01_i2c_controller
  340. };
  341. static void __init ixdp2x01_init_machine(void)
  342. {
  343. ixp2000_reg_wrb(IXDP2X01_CPLD_FLASH_REG,
  344. (IXDP2X01_CPLD_FLASH_BANK_MASK | IXDP2X01_CPLD_FLASH_INTERN));
  345. ixdp2x01_flash_data.nr_banks =
  346. ((*IXDP2X01_CPLD_FLASH_REG & IXDP2X01_CPLD_FLASH_BANK_MASK) + 1);
  347. platform_add_devices(ixdp2x01_devices, ARRAY_SIZE(ixdp2x01_devices));
  348. ixp2000_uart_init();
  349. ixdp2x01_uart_init();
  350. }
  351. #ifdef CONFIG_ARCH_IXDP2401
  352. MACHINE_START(IXDP2401, "Intel IXDP2401 Development Platform")
  353. /* Maintainer: MontaVista Software, Inc. */
  354. .phys_io = IXP2000_UART_PHYS_BASE,
  355. .io_pg_offst = ((IXP2000_UART_VIRT_BASE) >> 18) & 0xfffc,
  356. .boot_params = 0x00000100,
  357. .map_io = ixdp2x01_map_io,
  358. .init_irq = ixdp2x01_init_irq,
  359. .timer = &ixdp2x01_timer,
  360. .init_machine = ixdp2x01_init_machine,
  361. MACHINE_END
  362. #endif
  363. #ifdef CONFIG_ARCH_IXDP2801
  364. MACHINE_START(IXDP2801, "Intel IXDP2801 Development Platform")
  365. /* Maintainer: MontaVista Software, Inc. */
  366. .phys_io = IXP2000_UART_PHYS_BASE,
  367. .io_pg_offst = ((IXP2000_UART_VIRT_BASE) >> 18) & 0xfffc,
  368. .boot_params = 0x00000100,
  369. .map_io = ixdp2x01_map_io,
  370. .init_irq = ixdp2x01_init_irq,
  371. .timer = &ixdp2x01_timer,
  372. .init_machine = ixdp2x01_init_machine,
  373. MACHINE_END
  374. /*
  375. * IXDP28x5 is basically an IXDP2801 with a different CPU but Intel
  376. * changed the machine ID in the bootloader
  377. */
  378. MACHINE_START(IXDP28X5, "Intel IXDP2805/2855 Development Platform")
  379. /* Maintainer: MontaVista Software, Inc. */
  380. .phys_io = IXP2000_UART_PHYS_BASE,
  381. .io_pg_offst = ((IXP2000_UART_VIRT_BASE) >> 18) & 0xfffc,
  382. .boot_params = 0x00000100,
  383. .map_io = ixdp2x01_map_io,
  384. .init_irq = ixdp2x01_init_irq,
  385. .timer = &ixdp2x01_timer,
  386. .init_machine = ixdp2x01_init_machine,
  387. MACHINE_END
  388. #endif