gpio.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/kernel.h>
  14. #include <linux/list.h>
  15. #include <linux/module.h>
  16. #include <linux/clk.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/bitops.h>
  21. #include <mach/cputype.h>
  22. #include <mach/irqs.h>
  23. #include <mach/hardware.h>
  24. #include <mach/common.h>
  25. #include <mach/gpio.h>
  26. #include <asm/mach/irq.h>
  27. static DEFINE_SPINLOCK(gpio_lock);
  28. struct davinci_gpio {
  29. struct gpio_chip chip;
  30. struct gpio_controller *__iomem regs;
  31. int irq_base;
  32. };
  33. static struct davinci_gpio chips[DIV_ROUND_UP(DAVINCI_N_GPIO, 32)];
  34. /* create a non-inlined version */
  35. static struct gpio_controller __iomem * __init gpio2controller(unsigned gpio)
  36. {
  37. return __gpio_to_controller(gpio);
  38. }
  39. static int __init davinci_gpio_irq_setup(void);
  40. /*--------------------------------------------------------------------------*/
  41. /*
  42. * board setup code *MUST* set PINMUX0 and PINMUX1 as
  43. * needed, and enable the GPIO clock.
  44. */
  45. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  46. {
  47. struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
  48. struct gpio_controller *__iomem g = d->regs;
  49. u32 temp;
  50. spin_lock(&gpio_lock);
  51. temp = __raw_readl(&g->dir);
  52. temp |= (1 << offset);
  53. __raw_writel(temp, &g->dir);
  54. spin_unlock(&gpio_lock);
  55. return 0;
  56. }
  57. /*
  58. * Read the pin's value (works even if it's set up as output);
  59. * returns zero/nonzero.
  60. *
  61. * Note that changes are synched to the GPIO clock, so reading values back
  62. * right after you've set them may give old values.
  63. */
  64. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  65. {
  66. struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
  67. struct gpio_controller *__iomem g = d->regs;
  68. return (1 << offset) & __raw_readl(&g->in_data);
  69. }
  70. static int
  71. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  72. {
  73. struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
  74. struct gpio_controller *__iomem g = d->regs;
  75. u32 temp;
  76. u32 mask = 1 << offset;
  77. spin_lock(&gpio_lock);
  78. temp = __raw_readl(&g->dir);
  79. temp &= ~mask;
  80. __raw_writel(mask, value ? &g->set_data : &g->clr_data);
  81. __raw_writel(temp, &g->dir);
  82. spin_unlock(&gpio_lock);
  83. return 0;
  84. }
  85. /*
  86. * Assuming the pin is muxed as a gpio output, set its output value.
  87. */
  88. static void
  89. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  90. {
  91. struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
  92. struct gpio_controller *__iomem g = d->regs;
  93. __raw_writel((1 << offset), value ? &g->set_data : &g->clr_data);
  94. }
  95. static int __init davinci_gpio_setup(void)
  96. {
  97. int i, base;
  98. unsigned ngpio;
  99. struct davinci_soc_info *soc_info = &davinci_soc_info;
  100. /*
  101. * The gpio banks conceptually expose a segmented bitmap,
  102. * and "ngpio" is one more than the largest zero-based
  103. * bit index that's valid.
  104. */
  105. ngpio = soc_info->gpio_num;
  106. if (ngpio == 0) {
  107. pr_err("GPIO setup: how many GPIOs?\n");
  108. return -EINVAL;
  109. }
  110. if (WARN_ON(DAVINCI_N_GPIO < ngpio))
  111. ngpio = DAVINCI_N_GPIO;
  112. for (i = 0, base = 0; base < ngpio; i++, base += 32) {
  113. chips[i].chip.label = "DaVinci";
  114. chips[i].chip.direction_input = davinci_direction_in;
  115. chips[i].chip.get = davinci_gpio_get;
  116. chips[i].chip.direction_output = davinci_direction_out;
  117. chips[i].chip.set = davinci_gpio_set;
  118. chips[i].chip.base = base;
  119. chips[i].chip.ngpio = ngpio - base;
  120. if (chips[i].chip.ngpio > 32)
  121. chips[i].chip.ngpio = 32;
  122. chips[i].regs = gpio2controller(base);
  123. gpiochip_add(&chips[i].chip);
  124. }
  125. davinci_gpio_irq_setup();
  126. return 0;
  127. }
  128. pure_initcall(davinci_gpio_setup);
  129. /*--------------------------------------------------------------------------*/
  130. /*
  131. * We expect irqs will normally be set up as input pins, but they can also be
  132. * used as output pins ... which is convenient for testing.
  133. *
  134. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  135. * to their GPIOBNK0 irq, with a bit less overhead.
  136. *
  137. * All those INTC hookups (direct, plus several IRQ banks) can also
  138. * serve as EDMA event triggers.
  139. */
  140. static void gpio_irq_disable(unsigned irq)
  141. {
  142. struct gpio_controller *__iomem g = get_irq_chip_data(irq);
  143. u32 mask = (u32) get_irq_data(irq);
  144. __raw_writel(mask, &g->clr_falling);
  145. __raw_writel(mask, &g->clr_rising);
  146. }
  147. static void gpio_irq_enable(unsigned irq)
  148. {
  149. struct gpio_controller *__iomem g = get_irq_chip_data(irq);
  150. u32 mask = (u32) get_irq_data(irq);
  151. unsigned status = irq_desc[irq].status;
  152. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  153. if (!status)
  154. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  155. if (status & IRQ_TYPE_EDGE_FALLING)
  156. __raw_writel(mask, &g->set_falling);
  157. if (status & IRQ_TYPE_EDGE_RISING)
  158. __raw_writel(mask, &g->set_rising);
  159. }
  160. static int gpio_irq_type(unsigned irq, unsigned trigger)
  161. {
  162. struct gpio_controller *__iomem g = get_irq_chip_data(irq);
  163. u32 mask = (u32) get_irq_data(irq);
  164. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  165. return -EINVAL;
  166. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  167. irq_desc[irq].status |= trigger;
  168. /* don't enable the IRQ if it's currently disabled */
  169. if (irq_desc[irq].depth == 0) {
  170. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  171. ? &g->set_falling : &g->clr_falling);
  172. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  173. ? &g->set_rising : &g->clr_rising);
  174. }
  175. return 0;
  176. }
  177. static struct irq_chip gpio_irqchip = {
  178. .name = "GPIO",
  179. .enable = gpio_irq_enable,
  180. .disable = gpio_irq_disable,
  181. .set_type = gpio_irq_type,
  182. };
  183. static void
  184. gpio_irq_handler(unsigned irq, struct irq_desc *desc)
  185. {
  186. struct gpio_controller *__iomem g = get_irq_chip_data(irq);
  187. u32 mask = 0xffff;
  188. /* we only care about one bank */
  189. if (irq & 1)
  190. mask <<= 16;
  191. /* temporarily mask (level sensitive) parent IRQ */
  192. desc->chip->mask(irq);
  193. desc->chip->ack(irq);
  194. while (1) {
  195. u32 status;
  196. int n;
  197. int res;
  198. /* ack any irqs */
  199. status = __raw_readl(&g->intstat) & mask;
  200. if (!status)
  201. break;
  202. __raw_writel(status, &g->intstat);
  203. if (irq & 1)
  204. status >>= 16;
  205. /* now demux them to the right lowlevel handler */
  206. n = (int)get_irq_data(irq);
  207. while (status) {
  208. res = ffs(status);
  209. n += res;
  210. generic_handle_irq(n - 1);
  211. status >>= res;
  212. }
  213. }
  214. desc->chip->unmask(irq);
  215. /* now it may re-trigger */
  216. }
  217. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  218. {
  219. struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
  220. if (d->irq_base >= 0)
  221. return d->irq_base + offset;
  222. else
  223. return -ENODEV;
  224. }
  225. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  226. {
  227. struct davinci_soc_info *soc_info = &davinci_soc_info;
  228. /* NOTE: we assume for now that only irqs in the first gpio_chip
  229. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  230. */
  231. if (offset < soc_info->gpio_unbanked)
  232. return soc_info->gpio_irq + offset;
  233. else
  234. return -ENODEV;
  235. }
  236. static int gpio_irq_type_unbanked(unsigned irq, unsigned trigger)
  237. {
  238. struct gpio_controller *__iomem g = get_irq_chip_data(irq);
  239. u32 mask = (u32) get_irq_data(irq);
  240. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  241. return -EINVAL;
  242. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  243. ? &g->set_falling : &g->clr_falling);
  244. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  245. ? &g->set_rising : &g->clr_rising);
  246. return 0;
  247. }
  248. /*
  249. * NOTE: for suspend/resume, probably best to make a platform_device with
  250. * suspend_late/resume_resume calls hooking into results of the set_wake()
  251. * calls ... so if no gpios are wakeup events the clock can be disabled,
  252. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  253. * (dm6446) can be set appropriately for GPIOV33 pins.
  254. */
  255. static int __init davinci_gpio_irq_setup(void)
  256. {
  257. unsigned gpio, irq, bank;
  258. struct clk *clk;
  259. u32 binten = 0;
  260. unsigned ngpio, bank_irq;
  261. struct davinci_soc_info *soc_info = &davinci_soc_info;
  262. struct gpio_controller *__iomem g;
  263. ngpio = soc_info->gpio_num;
  264. bank_irq = soc_info->gpio_irq;
  265. if (bank_irq == 0) {
  266. printk(KERN_ERR "Don't know first GPIO bank IRQ.\n");
  267. return -EINVAL;
  268. }
  269. clk = clk_get(NULL, "gpio");
  270. if (IS_ERR(clk)) {
  271. printk(KERN_ERR "Error %ld getting gpio clock?\n",
  272. PTR_ERR(clk));
  273. return PTR_ERR(clk);
  274. }
  275. clk_enable(clk);
  276. /* Arrange gpio_to_irq() support, handling either direct IRQs or
  277. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  278. * IRQs, while the others use banked IRQs, would need some setup
  279. * tweaks to recognize hardware which can do that.
  280. */
  281. for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
  282. chips[bank].chip.to_irq = gpio_to_irq_banked;
  283. chips[bank].irq_base = soc_info->gpio_unbanked
  284. ? -EINVAL
  285. : (soc_info->intc_irq_num + gpio);
  286. }
  287. /*
  288. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  289. * controller only handling trigger modes. We currently assume no
  290. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  291. */
  292. if (soc_info->gpio_unbanked) {
  293. static struct irq_chip gpio_irqchip_unbanked;
  294. /* pass "bank 0" GPIO IRQs to AINTC */
  295. chips[0].chip.to_irq = gpio_to_irq_unbanked;
  296. binten = BIT(0);
  297. /* AINTC handles mask/unmask; GPIO handles triggering */
  298. irq = bank_irq;
  299. gpio_irqchip_unbanked = *get_irq_desc_chip(irq_to_desc(irq));
  300. gpio_irqchip_unbanked.name = "GPIO-AINTC";
  301. gpio_irqchip_unbanked.set_type = gpio_irq_type_unbanked;
  302. /* default trigger: both edges */
  303. g = gpio2controller(0);
  304. __raw_writel(~0, &g->set_falling);
  305. __raw_writel(~0, &g->set_rising);
  306. /* set the direct IRQs up to use that irqchip */
  307. for (gpio = 0; gpio < soc_info->gpio_unbanked; gpio++, irq++) {
  308. set_irq_chip(irq, &gpio_irqchip_unbanked);
  309. set_irq_data(irq, (void *) __gpio_mask(gpio));
  310. set_irq_chip_data(irq, g);
  311. irq_desc[irq].status |= IRQ_TYPE_EDGE_BOTH;
  312. }
  313. goto done;
  314. }
  315. /*
  316. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  317. * then chain through our own handler.
  318. */
  319. for (gpio = 0, irq = gpio_to_irq(0), bank = 0;
  320. gpio < ngpio;
  321. bank++, bank_irq++) {
  322. unsigned i;
  323. /* disabled by default, enabled only as needed */
  324. g = gpio2controller(gpio);
  325. __raw_writel(~0, &g->clr_falling);
  326. __raw_writel(~0, &g->clr_rising);
  327. /* set up all irqs in this bank */
  328. set_irq_chained_handler(bank_irq, gpio_irq_handler);
  329. set_irq_chip_data(bank_irq, g);
  330. set_irq_data(bank_irq, (void *)irq);
  331. for (i = 0; i < 16 && gpio < ngpio; i++, irq++, gpio++) {
  332. set_irq_chip(irq, &gpio_irqchip);
  333. set_irq_chip_data(irq, g);
  334. set_irq_data(irq, (void *) __gpio_mask(gpio));
  335. set_irq_handler(irq, handle_simple_irq);
  336. set_irq_flags(irq, IRQF_VALID);
  337. }
  338. binten |= BIT(bank);
  339. }
  340. done:
  341. /* BINTEN -- per-bank interrupt enable. genirq would also let these
  342. * bits be set/cleared dynamically.
  343. */
  344. __raw_writel(binten, soc_info->gpio_base + 0x08);
  345. printk(KERN_INFO "DaVinci: %d gpio irqs\n", irq - gpio_to_irq(0));
  346. return 0;
  347. }