dm646x.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/gpio.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/dm646x.h>
  19. #include <mach/clock.h>
  20. #include <mach/cputype.h>
  21. #include <mach/edma.h>
  22. #include <mach/irqs.h>
  23. #include <mach/psc.h>
  24. #include <mach/mux.h>
  25. #include <mach/time.h>
  26. #include <mach/serial.h>
  27. #include <mach/common.h>
  28. #include <mach/asp.h>
  29. #include "clock.h"
  30. #include "mux.h"
  31. #define DAVINCI_VPIF_BASE (0x01C12000)
  32. #define VDD3P3V_PWDN_OFFSET (0x48)
  33. #define VSCLKDIS_OFFSET (0x6C)
  34. #define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
  35. BIT_MASK(0))
  36. #define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
  37. BIT_MASK(8))
  38. /*
  39. * Device specific clocks
  40. */
  41. #define DM646X_REF_FREQ 27000000
  42. #define DM646X_AUX_FREQ 24000000
  43. static struct pll_data pll1_data = {
  44. .num = 1,
  45. .phys_base = DAVINCI_PLL1_BASE,
  46. };
  47. static struct pll_data pll2_data = {
  48. .num = 2,
  49. .phys_base = DAVINCI_PLL2_BASE,
  50. };
  51. static struct clk ref_clk = {
  52. .name = "ref_clk",
  53. .rate = DM646X_REF_FREQ,
  54. };
  55. static struct clk aux_clkin = {
  56. .name = "aux_clkin",
  57. .rate = DM646X_AUX_FREQ,
  58. };
  59. static struct clk pll1_clk = {
  60. .name = "pll1",
  61. .parent = &ref_clk,
  62. .pll_data = &pll1_data,
  63. .flags = CLK_PLL,
  64. };
  65. static struct clk pll1_sysclk1 = {
  66. .name = "pll1_sysclk1",
  67. .parent = &pll1_clk,
  68. .flags = CLK_PLL,
  69. .div_reg = PLLDIV1,
  70. };
  71. static struct clk pll1_sysclk2 = {
  72. .name = "pll1_sysclk2",
  73. .parent = &pll1_clk,
  74. .flags = CLK_PLL,
  75. .div_reg = PLLDIV2,
  76. };
  77. static struct clk pll1_sysclk3 = {
  78. .name = "pll1_sysclk3",
  79. .parent = &pll1_clk,
  80. .flags = CLK_PLL,
  81. .div_reg = PLLDIV3,
  82. };
  83. static struct clk pll1_sysclk4 = {
  84. .name = "pll1_sysclk4",
  85. .parent = &pll1_clk,
  86. .flags = CLK_PLL,
  87. .div_reg = PLLDIV4,
  88. };
  89. static struct clk pll1_sysclk5 = {
  90. .name = "pll1_sysclk5",
  91. .parent = &pll1_clk,
  92. .flags = CLK_PLL,
  93. .div_reg = PLLDIV5,
  94. };
  95. static struct clk pll1_sysclk6 = {
  96. .name = "pll1_sysclk6",
  97. .parent = &pll1_clk,
  98. .flags = CLK_PLL,
  99. .div_reg = PLLDIV6,
  100. };
  101. static struct clk pll1_sysclk8 = {
  102. .name = "pll1_sysclk8",
  103. .parent = &pll1_clk,
  104. .flags = CLK_PLL,
  105. .div_reg = PLLDIV8,
  106. };
  107. static struct clk pll1_sysclk9 = {
  108. .name = "pll1_sysclk9",
  109. .parent = &pll1_clk,
  110. .flags = CLK_PLL,
  111. .div_reg = PLLDIV9,
  112. };
  113. static struct clk pll1_sysclkbp = {
  114. .name = "pll1_sysclkbp",
  115. .parent = &pll1_clk,
  116. .flags = CLK_PLL | PRE_PLL,
  117. .div_reg = BPDIV,
  118. };
  119. static struct clk pll1_aux_clk = {
  120. .name = "pll1_aux_clk",
  121. .parent = &pll1_clk,
  122. .flags = CLK_PLL | PRE_PLL,
  123. };
  124. static struct clk pll2_clk = {
  125. .name = "pll2_clk",
  126. .parent = &ref_clk,
  127. .pll_data = &pll2_data,
  128. .flags = CLK_PLL,
  129. };
  130. static struct clk pll2_sysclk1 = {
  131. .name = "pll2_sysclk1",
  132. .parent = &pll2_clk,
  133. .flags = CLK_PLL,
  134. .div_reg = PLLDIV1,
  135. };
  136. static struct clk dsp_clk = {
  137. .name = "dsp",
  138. .parent = &pll1_sysclk1,
  139. .lpsc = DM646X_LPSC_C64X_CPU,
  140. .flags = PSC_DSP,
  141. .usecount = 1, /* REVISIT how to disable? */
  142. };
  143. static struct clk arm_clk = {
  144. .name = "arm",
  145. .parent = &pll1_sysclk2,
  146. .lpsc = DM646X_LPSC_ARM,
  147. .flags = ALWAYS_ENABLED,
  148. };
  149. static struct clk edma_cc_clk = {
  150. .name = "edma_cc",
  151. .parent = &pll1_sysclk2,
  152. .lpsc = DM646X_LPSC_TPCC,
  153. .flags = ALWAYS_ENABLED,
  154. };
  155. static struct clk edma_tc0_clk = {
  156. .name = "edma_tc0",
  157. .parent = &pll1_sysclk2,
  158. .lpsc = DM646X_LPSC_TPTC0,
  159. .flags = ALWAYS_ENABLED,
  160. };
  161. static struct clk edma_tc1_clk = {
  162. .name = "edma_tc1",
  163. .parent = &pll1_sysclk2,
  164. .lpsc = DM646X_LPSC_TPTC1,
  165. .flags = ALWAYS_ENABLED,
  166. };
  167. static struct clk edma_tc2_clk = {
  168. .name = "edma_tc2",
  169. .parent = &pll1_sysclk2,
  170. .lpsc = DM646X_LPSC_TPTC2,
  171. .flags = ALWAYS_ENABLED,
  172. };
  173. static struct clk edma_tc3_clk = {
  174. .name = "edma_tc3",
  175. .parent = &pll1_sysclk2,
  176. .lpsc = DM646X_LPSC_TPTC3,
  177. .flags = ALWAYS_ENABLED,
  178. };
  179. static struct clk uart0_clk = {
  180. .name = "uart0",
  181. .parent = &aux_clkin,
  182. .lpsc = DM646X_LPSC_UART0,
  183. };
  184. static struct clk uart1_clk = {
  185. .name = "uart1",
  186. .parent = &aux_clkin,
  187. .lpsc = DM646X_LPSC_UART1,
  188. };
  189. static struct clk uart2_clk = {
  190. .name = "uart2",
  191. .parent = &aux_clkin,
  192. .lpsc = DM646X_LPSC_UART2,
  193. };
  194. static struct clk i2c_clk = {
  195. .name = "I2CCLK",
  196. .parent = &pll1_sysclk3,
  197. .lpsc = DM646X_LPSC_I2C,
  198. };
  199. static struct clk gpio_clk = {
  200. .name = "gpio",
  201. .parent = &pll1_sysclk3,
  202. .lpsc = DM646X_LPSC_GPIO,
  203. };
  204. static struct clk mcasp0_clk = {
  205. .name = "mcasp0",
  206. .parent = &pll1_sysclk3,
  207. .lpsc = DM646X_LPSC_McASP0,
  208. };
  209. static struct clk mcasp1_clk = {
  210. .name = "mcasp1",
  211. .parent = &pll1_sysclk3,
  212. .lpsc = DM646X_LPSC_McASP1,
  213. };
  214. static struct clk aemif_clk = {
  215. .name = "aemif",
  216. .parent = &pll1_sysclk3,
  217. .lpsc = DM646X_LPSC_AEMIF,
  218. .flags = ALWAYS_ENABLED,
  219. };
  220. static struct clk emac_clk = {
  221. .name = "emac",
  222. .parent = &pll1_sysclk3,
  223. .lpsc = DM646X_LPSC_EMAC,
  224. };
  225. static struct clk pwm0_clk = {
  226. .name = "pwm0",
  227. .parent = &pll1_sysclk3,
  228. .lpsc = DM646X_LPSC_PWM0,
  229. .usecount = 1, /* REVIST: disabling hangs system */
  230. };
  231. static struct clk pwm1_clk = {
  232. .name = "pwm1",
  233. .parent = &pll1_sysclk3,
  234. .lpsc = DM646X_LPSC_PWM1,
  235. .usecount = 1, /* REVIST: disabling hangs system */
  236. };
  237. static struct clk timer0_clk = {
  238. .name = "timer0",
  239. .parent = &pll1_sysclk3,
  240. .lpsc = DM646X_LPSC_TIMER0,
  241. };
  242. static struct clk timer1_clk = {
  243. .name = "timer1",
  244. .parent = &pll1_sysclk3,
  245. .lpsc = DM646X_LPSC_TIMER1,
  246. };
  247. static struct clk timer2_clk = {
  248. .name = "timer2",
  249. .parent = &pll1_sysclk3,
  250. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  251. };
  252. static struct clk ide_clk = {
  253. .name = "ide",
  254. .parent = &pll1_sysclk4,
  255. .lpsc = DAVINCI_LPSC_ATA,
  256. };
  257. static struct clk vpif0_clk = {
  258. .name = "vpif0",
  259. .parent = &ref_clk,
  260. .lpsc = DM646X_LPSC_VPSSMSTR,
  261. .flags = ALWAYS_ENABLED,
  262. };
  263. static struct clk vpif1_clk = {
  264. .name = "vpif1",
  265. .parent = &ref_clk,
  266. .lpsc = DM646X_LPSC_VPSSSLV,
  267. .flags = ALWAYS_ENABLED,
  268. };
  269. struct davinci_clk dm646x_clks[] = {
  270. CLK(NULL, "ref", &ref_clk),
  271. CLK(NULL, "aux", &aux_clkin),
  272. CLK(NULL, "pll1", &pll1_clk),
  273. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  274. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  275. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  276. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  277. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  278. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  279. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  280. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  281. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  282. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  283. CLK(NULL, "pll2", &pll2_clk),
  284. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  285. CLK(NULL, "dsp", &dsp_clk),
  286. CLK(NULL, "arm", &arm_clk),
  287. CLK(NULL, "edma_cc", &edma_cc_clk),
  288. CLK(NULL, "edma_tc0", &edma_tc0_clk),
  289. CLK(NULL, "edma_tc1", &edma_tc1_clk),
  290. CLK(NULL, "edma_tc2", &edma_tc2_clk),
  291. CLK(NULL, "edma_tc3", &edma_tc3_clk),
  292. CLK(NULL, "uart0", &uart0_clk),
  293. CLK(NULL, "uart1", &uart1_clk),
  294. CLK(NULL, "uart2", &uart2_clk),
  295. CLK("i2c_davinci.1", NULL, &i2c_clk),
  296. CLK(NULL, "gpio", &gpio_clk),
  297. CLK("davinci-mcasp.0", NULL, &mcasp0_clk),
  298. CLK("davinci-mcasp.1", NULL, &mcasp1_clk),
  299. CLK(NULL, "aemif", &aemif_clk),
  300. CLK("davinci_emac.1", NULL, &emac_clk),
  301. CLK(NULL, "pwm0", &pwm0_clk),
  302. CLK(NULL, "pwm1", &pwm1_clk),
  303. CLK(NULL, "timer0", &timer0_clk),
  304. CLK(NULL, "timer1", &timer1_clk),
  305. CLK("watchdog", NULL, &timer2_clk),
  306. CLK("palm_bk3710", NULL, &ide_clk),
  307. CLK(NULL, "vpif0", &vpif0_clk),
  308. CLK(NULL, "vpif1", &vpif1_clk),
  309. CLK(NULL, NULL, NULL),
  310. };
  311. static struct emac_platform_data dm646x_emac_pdata = {
  312. .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
  313. .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
  314. .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
  315. .mdio_reg_offset = DM646X_EMAC_MDIO_OFFSET,
  316. .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
  317. .version = EMAC_VERSION_2,
  318. };
  319. static struct resource dm646x_emac_resources[] = {
  320. {
  321. .start = DM646X_EMAC_BASE,
  322. .end = DM646X_EMAC_BASE + 0x47ff,
  323. .flags = IORESOURCE_MEM,
  324. },
  325. {
  326. .start = IRQ_DM646X_EMACRXTHINT,
  327. .end = IRQ_DM646X_EMACRXTHINT,
  328. .flags = IORESOURCE_IRQ,
  329. },
  330. {
  331. .start = IRQ_DM646X_EMACRXINT,
  332. .end = IRQ_DM646X_EMACRXINT,
  333. .flags = IORESOURCE_IRQ,
  334. },
  335. {
  336. .start = IRQ_DM646X_EMACTXINT,
  337. .end = IRQ_DM646X_EMACTXINT,
  338. .flags = IORESOURCE_IRQ,
  339. },
  340. {
  341. .start = IRQ_DM646X_EMACMISCINT,
  342. .end = IRQ_DM646X_EMACMISCINT,
  343. .flags = IORESOURCE_IRQ,
  344. },
  345. };
  346. static struct platform_device dm646x_emac_device = {
  347. .name = "davinci_emac",
  348. .id = 1,
  349. .dev = {
  350. .platform_data = &dm646x_emac_pdata,
  351. },
  352. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  353. .resource = dm646x_emac_resources,
  354. };
  355. #define PINMUX0 0x00
  356. #define PINMUX1 0x04
  357. /*
  358. * Device specific mux setup
  359. *
  360. * soc description mux mode mode mux dbg
  361. * reg offset mask mode
  362. */
  363. static const struct mux_config dm646x_pins[] = {
  364. #ifdef CONFIG_DAVINCI_MUX
  365. MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
  366. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  367. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  368. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  369. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  370. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  371. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  372. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  373. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  374. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  375. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  376. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  377. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  378. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  379. #endif
  380. };
  381. static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  382. [IRQ_DM646X_VP_VERTINT0] = 7,
  383. [IRQ_DM646X_VP_VERTINT1] = 7,
  384. [IRQ_DM646X_VP_VERTINT2] = 7,
  385. [IRQ_DM646X_VP_VERTINT3] = 7,
  386. [IRQ_DM646X_VP_ERRINT] = 7,
  387. [IRQ_DM646X_RESERVED_1] = 7,
  388. [IRQ_DM646X_RESERVED_2] = 7,
  389. [IRQ_DM646X_WDINT] = 7,
  390. [IRQ_DM646X_CRGENINT0] = 7,
  391. [IRQ_DM646X_CRGENINT1] = 7,
  392. [IRQ_DM646X_TSIFINT0] = 7,
  393. [IRQ_DM646X_TSIFINT1] = 7,
  394. [IRQ_DM646X_VDCEINT] = 7,
  395. [IRQ_DM646X_USBINT] = 7,
  396. [IRQ_DM646X_USBDMAINT] = 7,
  397. [IRQ_DM646X_PCIINT] = 7,
  398. [IRQ_CCINT0] = 7, /* dma */
  399. [IRQ_CCERRINT] = 7, /* dma */
  400. [IRQ_TCERRINT0] = 7, /* dma */
  401. [IRQ_TCERRINT] = 7, /* dma */
  402. [IRQ_DM646X_TCERRINT2] = 7,
  403. [IRQ_DM646X_TCERRINT3] = 7,
  404. [IRQ_DM646X_IDE] = 7,
  405. [IRQ_DM646X_HPIINT] = 7,
  406. [IRQ_DM646X_EMACRXTHINT] = 7,
  407. [IRQ_DM646X_EMACRXINT] = 7,
  408. [IRQ_DM646X_EMACTXINT] = 7,
  409. [IRQ_DM646X_EMACMISCINT] = 7,
  410. [IRQ_DM646X_MCASP0TXINT] = 7,
  411. [IRQ_DM646X_MCASP0RXINT] = 7,
  412. [IRQ_AEMIFINT] = 7,
  413. [IRQ_DM646X_RESERVED_3] = 7,
  414. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  415. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  416. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  417. [IRQ_TINT1_TINT34] = 7, /* system tick */
  418. [IRQ_PWMINT0] = 7,
  419. [IRQ_PWMINT1] = 7,
  420. [IRQ_DM646X_VLQINT] = 7,
  421. [IRQ_I2C] = 7,
  422. [IRQ_UARTINT0] = 7,
  423. [IRQ_UARTINT1] = 7,
  424. [IRQ_DM646X_UARTINT2] = 7,
  425. [IRQ_DM646X_SPINT0] = 7,
  426. [IRQ_DM646X_SPINT1] = 7,
  427. [IRQ_DM646X_DSP2ARMINT] = 7,
  428. [IRQ_DM646X_RESERVED_4] = 7,
  429. [IRQ_DM646X_PSCINT] = 7,
  430. [IRQ_DM646X_GPIO0] = 7,
  431. [IRQ_DM646X_GPIO1] = 7,
  432. [IRQ_DM646X_GPIO2] = 7,
  433. [IRQ_DM646X_GPIO3] = 7,
  434. [IRQ_DM646X_GPIO4] = 7,
  435. [IRQ_DM646X_GPIO5] = 7,
  436. [IRQ_DM646X_GPIO6] = 7,
  437. [IRQ_DM646X_GPIO7] = 7,
  438. [IRQ_DM646X_GPIOBNK0] = 7,
  439. [IRQ_DM646X_GPIOBNK1] = 7,
  440. [IRQ_DM646X_GPIOBNK2] = 7,
  441. [IRQ_DM646X_DDRINT] = 7,
  442. [IRQ_DM646X_AEMIFINT] = 7,
  443. [IRQ_COMMTX] = 7,
  444. [IRQ_COMMRX] = 7,
  445. [IRQ_EMUINT] = 7,
  446. };
  447. /*----------------------------------------------------------------------*/
  448. static const s8 dma_chan_dm646x_no_event[] = {
  449. 0, 1, 2, 3, 13,
  450. 14, 15, 24, 25, 26,
  451. 27, 30, 31, 54, 55,
  452. 56,
  453. -1
  454. };
  455. /* Four Transfer Controllers on DM646x */
  456. static const s8
  457. dm646x_queue_tc_mapping[][2] = {
  458. /* {event queue no, TC no} */
  459. {0, 0},
  460. {1, 1},
  461. {2, 2},
  462. {3, 3},
  463. {-1, -1},
  464. };
  465. static const s8
  466. dm646x_queue_priority_mapping[][2] = {
  467. /* {event queue no, Priority} */
  468. {0, 4},
  469. {1, 0},
  470. {2, 5},
  471. {3, 1},
  472. {-1, -1},
  473. };
  474. static struct edma_soc_info dm646x_edma_info[] = {
  475. {
  476. .n_channel = 64,
  477. .n_region = 6, /* 0-1, 4-7 */
  478. .n_slot = 512,
  479. .n_tc = 4,
  480. .n_cc = 1,
  481. .noevent = dma_chan_dm646x_no_event,
  482. .queue_tc_mapping = dm646x_queue_tc_mapping,
  483. .queue_priority_mapping = dm646x_queue_priority_mapping,
  484. },
  485. };
  486. static struct resource edma_resources[] = {
  487. {
  488. .name = "edma_cc0",
  489. .start = 0x01c00000,
  490. .end = 0x01c00000 + SZ_64K - 1,
  491. .flags = IORESOURCE_MEM,
  492. },
  493. {
  494. .name = "edma_tc0",
  495. .start = 0x01c10000,
  496. .end = 0x01c10000 + SZ_1K - 1,
  497. .flags = IORESOURCE_MEM,
  498. },
  499. {
  500. .name = "edma_tc1",
  501. .start = 0x01c10400,
  502. .end = 0x01c10400 + SZ_1K - 1,
  503. .flags = IORESOURCE_MEM,
  504. },
  505. {
  506. .name = "edma_tc2",
  507. .start = 0x01c10800,
  508. .end = 0x01c10800 + SZ_1K - 1,
  509. .flags = IORESOURCE_MEM,
  510. },
  511. {
  512. .name = "edma_tc3",
  513. .start = 0x01c10c00,
  514. .end = 0x01c10c00 + SZ_1K - 1,
  515. .flags = IORESOURCE_MEM,
  516. },
  517. {
  518. .name = "edma0",
  519. .start = IRQ_CCINT0,
  520. .flags = IORESOURCE_IRQ,
  521. },
  522. {
  523. .name = "edma0_err",
  524. .start = IRQ_CCERRINT,
  525. .flags = IORESOURCE_IRQ,
  526. },
  527. /* not using TC*_ERR */
  528. };
  529. static struct platform_device dm646x_edma_device = {
  530. .name = "edma",
  531. .id = 0,
  532. .dev.platform_data = dm646x_edma_info,
  533. .num_resources = ARRAY_SIZE(edma_resources),
  534. .resource = edma_resources,
  535. };
  536. static struct resource ide_resources[] = {
  537. {
  538. .start = DM646X_ATA_REG_BASE,
  539. .end = DM646X_ATA_REG_BASE + 0x7ff,
  540. .flags = IORESOURCE_MEM,
  541. },
  542. {
  543. .start = IRQ_DM646X_IDE,
  544. .end = IRQ_DM646X_IDE,
  545. .flags = IORESOURCE_IRQ,
  546. },
  547. };
  548. static u64 ide_dma_mask = DMA_BIT_MASK(32);
  549. static struct platform_device ide_dev = {
  550. .name = "palm_bk3710",
  551. .id = -1,
  552. .resource = ide_resources,
  553. .num_resources = ARRAY_SIZE(ide_resources),
  554. .dev = {
  555. .dma_mask = &ide_dma_mask,
  556. .coherent_dma_mask = DMA_BIT_MASK(32),
  557. },
  558. };
  559. static struct resource dm646x_mcasp0_resources[] = {
  560. {
  561. .name = "mcasp0",
  562. .start = DAVINCI_DM646X_MCASP0_REG_BASE,
  563. .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
  564. .flags = IORESOURCE_MEM,
  565. },
  566. /* first TX, then RX */
  567. {
  568. .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  569. .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  570. .flags = IORESOURCE_DMA,
  571. },
  572. {
  573. .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  574. .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  575. .flags = IORESOURCE_DMA,
  576. },
  577. };
  578. static struct resource dm646x_mcasp1_resources[] = {
  579. {
  580. .name = "mcasp1",
  581. .start = DAVINCI_DM646X_MCASP1_REG_BASE,
  582. .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
  583. .flags = IORESOURCE_MEM,
  584. },
  585. /* DIT mode, only TX event */
  586. {
  587. .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  588. .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  589. .flags = IORESOURCE_DMA,
  590. },
  591. /* DIT mode, dummy entry */
  592. {
  593. .start = -1,
  594. .end = -1,
  595. .flags = IORESOURCE_DMA,
  596. },
  597. };
  598. static struct platform_device dm646x_mcasp0_device = {
  599. .name = "davinci-mcasp",
  600. .id = 0,
  601. .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
  602. .resource = dm646x_mcasp0_resources,
  603. };
  604. static struct platform_device dm646x_mcasp1_device = {
  605. .name = "davinci-mcasp",
  606. .id = 1,
  607. .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
  608. .resource = dm646x_mcasp1_resources,
  609. };
  610. static struct platform_device dm646x_dit_device = {
  611. .name = "spdif-dit",
  612. .id = -1,
  613. };
  614. static u64 vpif_dma_mask = DMA_BIT_MASK(32);
  615. static struct resource vpif_resource[] = {
  616. {
  617. .start = DAVINCI_VPIF_BASE,
  618. .end = DAVINCI_VPIF_BASE + 0x03ff,
  619. .flags = IORESOURCE_MEM,
  620. }
  621. };
  622. static struct platform_device vpif_dev = {
  623. .name = "vpif",
  624. .id = -1,
  625. .dev = {
  626. .dma_mask = &vpif_dma_mask,
  627. .coherent_dma_mask = DMA_BIT_MASK(32),
  628. },
  629. .resource = vpif_resource,
  630. .num_resources = ARRAY_SIZE(vpif_resource),
  631. };
  632. static struct resource vpif_display_resource[] = {
  633. {
  634. .start = IRQ_DM646X_VP_VERTINT2,
  635. .end = IRQ_DM646X_VP_VERTINT2,
  636. .flags = IORESOURCE_IRQ,
  637. },
  638. {
  639. .start = IRQ_DM646X_VP_VERTINT3,
  640. .end = IRQ_DM646X_VP_VERTINT3,
  641. .flags = IORESOURCE_IRQ,
  642. },
  643. };
  644. static struct platform_device vpif_display_dev = {
  645. .name = "vpif_display",
  646. .id = -1,
  647. .dev = {
  648. .dma_mask = &vpif_dma_mask,
  649. .coherent_dma_mask = DMA_BIT_MASK(32),
  650. },
  651. .resource = vpif_display_resource,
  652. .num_resources = ARRAY_SIZE(vpif_display_resource),
  653. };
  654. static struct resource vpif_capture_resource[] = {
  655. {
  656. .start = IRQ_DM646X_VP_VERTINT0,
  657. .end = IRQ_DM646X_VP_VERTINT0,
  658. .flags = IORESOURCE_IRQ,
  659. },
  660. {
  661. .start = IRQ_DM646X_VP_VERTINT1,
  662. .end = IRQ_DM646X_VP_VERTINT1,
  663. .flags = IORESOURCE_IRQ,
  664. },
  665. };
  666. static struct platform_device vpif_capture_dev = {
  667. .name = "vpif_capture",
  668. .id = -1,
  669. .dev = {
  670. .dma_mask = &vpif_dma_mask,
  671. .coherent_dma_mask = DMA_BIT_MASK(32),
  672. },
  673. .resource = vpif_capture_resource,
  674. .num_resources = ARRAY_SIZE(vpif_capture_resource),
  675. };
  676. /*----------------------------------------------------------------------*/
  677. static struct map_desc dm646x_io_desc[] = {
  678. {
  679. .virtual = IO_VIRT,
  680. .pfn = __phys_to_pfn(IO_PHYS),
  681. .length = IO_SIZE,
  682. .type = MT_DEVICE
  683. },
  684. {
  685. .virtual = SRAM_VIRT,
  686. .pfn = __phys_to_pfn(0x00010000),
  687. .length = SZ_32K,
  688. /* MT_MEMORY_NONCACHED requires supersection alignment */
  689. .type = MT_DEVICE,
  690. },
  691. };
  692. /* Contents of JTAG ID register used to identify exact cpu type */
  693. static struct davinci_id dm646x_ids[] = {
  694. {
  695. .variant = 0x0,
  696. .part_no = 0xb770,
  697. .manufacturer = 0x017,
  698. .cpu_id = DAVINCI_CPU_ID_DM6467,
  699. .name = "dm6467",
  700. },
  701. };
  702. static void __iomem *dm646x_psc_bases[] = {
  703. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  704. };
  705. /*
  706. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  707. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  708. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  709. * T1_TOP: Timer 1, top : <unused>
  710. */
  711. struct davinci_timer_info dm646x_timer_info = {
  712. .timers = davinci_timer_instance,
  713. .clockevent_id = T0_BOT,
  714. .clocksource_id = T0_TOP,
  715. };
  716. static struct plat_serial8250_port dm646x_serial_platform_data[] = {
  717. {
  718. .mapbase = DAVINCI_UART0_BASE,
  719. .irq = IRQ_UARTINT0,
  720. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  721. UPF_IOREMAP,
  722. .iotype = UPIO_MEM32,
  723. .regshift = 2,
  724. },
  725. {
  726. .mapbase = DAVINCI_UART1_BASE,
  727. .irq = IRQ_UARTINT1,
  728. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  729. UPF_IOREMAP,
  730. .iotype = UPIO_MEM32,
  731. .regshift = 2,
  732. },
  733. {
  734. .mapbase = DAVINCI_UART2_BASE,
  735. .irq = IRQ_DM646X_UARTINT2,
  736. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  737. UPF_IOREMAP,
  738. .iotype = UPIO_MEM32,
  739. .regshift = 2,
  740. },
  741. {
  742. .flags = 0
  743. },
  744. };
  745. static struct platform_device dm646x_serial_device = {
  746. .name = "serial8250",
  747. .id = PLAT8250_DEV_PLATFORM,
  748. .dev = {
  749. .platform_data = dm646x_serial_platform_data,
  750. },
  751. };
  752. static struct davinci_soc_info davinci_soc_info_dm646x = {
  753. .io_desc = dm646x_io_desc,
  754. .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
  755. .jtag_id_base = IO_ADDRESS(0x01c40028),
  756. .ids = dm646x_ids,
  757. .ids_num = ARRAY_SIZE(dm646x_ids),
  758. .cpu_clks = dm646x_clks,
  759. .psc_bases = dm646x_psc_bases,
  760. .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
  761. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  762. .pinmux_pins = dm646x_pins,
  763. .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
  764. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  765. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  766. .intc_irq_prios = dm646x_default_priorities,
  767. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  768. .timer_info = &dm646x_timer_info,
  769. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  770. .gpio_num = 43, /* Only 33 usable */
  771. .gpio_irq = IRQ_DM646X_GPIOBNK0,
  772. .serial_dev = &dm646x_serial_device,
  773. .emac_pdata = &dm646x_emac_pdata,
  774. .sram_dma = 0x10010000,
  775. .sram_len = SZ_32K,
  776. };
  777. void __init dm646x_init_ide()
  778. {
  779. davinci_cfg_reg(DM646X_ATAEN);
  780. platform_device_register(&ide_dev);
  781. }
  782. void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
  783. {
  784. dm646x_mcasp0_device.dev.platform_data = pdata;
  785. platform_device_register(&dm646x_mcasp0_device);
  786. }
  787. void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
  788. {
  789. dm646x_mcasp1_device.dev.platform_data = pdata;
  790. platform_device_register(&dm646x_mcasp1_device);
  791. platform_device_register(&dm646x_dit_device);
  792. }
  793. void dm646x_setup_vpif(struct vpif_display_config *display_config,
  794. struct vpif_capture_config *capture_config)
  795. {
  796. unsigned int value;
  797. void __iomem *base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE);
  798. value = __raw_readl(base + VSCLKDIS_OFFSET);
  799. value &= ~VSCLKDIS_MASK;
  800. __raw_writel(value, base + VSCLKDIS_OFFSET);
  801. value = __raw_readl(base + VDD3P3V_PWDN_OFFSET);
  802. value &= ~VDD3P3V_VID_MASK;
  803. __raw_writel(value, base + VDD3P3V_PWDN_OFFSET);
  804. davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
  805. davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
  806. davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
  807. davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
  808. vpif_display_dev.dev.platform_data = display_config;
  809. vpif_capture_dev.dev.platform_data = capture_config;
  810. platform_device_register(&vpif_dev);
  811. platform_device_register(&vpif_display_dev);
  812. platform_device_register(&vpif_capture_dev);
  813. }
  814. void __init dm646x_init(void)
  815. {
  816. davinci_common_init(&davinci_soc_info_dm646x);
  817. }
  818. static int __init dm646x_init_devices(void)
  819. {
  820. if (!cpu_is_davinci_dm646x())
  821. return 0;
  822. platform_device_register(&dm646x_edma_device);
  823. platform_device_register(&dm646x_emac_device);
  824. return 0;
  825. }
  826. postcore_initcall(dm646x_init_devices);