dm644x.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/gpio.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/dm644x.h>
  19. #include <mach/clock.h>
  20. #include <mach/cputype.h>
  21. #include <mach/edma.h>
  22. #include <mach/irqs.h>
  23. #include <mach/psc.h>
  24. #include <mach/mux.h>
  25. #include <mach/time.h>
  26. #include <mach/serial.h>
  27. #include <mach/common.h>
  28. #include <mach/asp.h>
  29. #include "clock.h"
  30. #include "mux.h"
  31. /*
  32. * Device specific clocks
  33. */
  34. #define DM644X_REF_FREQ 27000000
  35. static struct pll_data pll1_data = {
  36. .num = 1,
  37. .phys_base = DAVINCI_PLL1_BASE,
  38. };
  39. static struct pll_data pll2_data = {
  40. .num = 2,
  41. .phys_base = DAVINCI_PLL2_BASE,
  42. };
  43. static struct clk ref_clk = {
  44. .name = "ref_clk",
  45. .rate = DM644X_REF_FREQ,
  46. };
  47. static struct clk pll1_clk = {
  48. .name = "pll1",
  49. .parent = &ref_clk,
  50. .pll_data = &pll1_data,
  51. .flags = CLK_PLL,
  52. };
  53. static struct clk pll1_sysclk1 = {
  54. .name = "pll1_sysclk1",
  55. .parent = &pll1_clk,
  56. .flags = CLK_PLL,
  57. .div_reg = PLLDIV1,
  58. };
  59. static struct clk pll1_sysclk2 = {
  60. .name = "pll1_sysclk2",
  61. .parent = &pll1_clk,
  62. .flags = CLK_PLL,
  63. .div_reg = PLLDIV2,
  64. };
  65. static struct clk pll1_sysclk3 = {
  66. .name = "pll1_sysclk3",
  67. .parent = &pll1_clk,
  68. .flags = CLK_PLL,
  69. .div_reg = PLLDIV3,
  70. };
  71. static struct clk pll1_sysclk5 = {
  72. .name = "pll1_sysclk5",
  73. .parent = &pll1_clk,
  74. .flags = CLK_PLL,
  75. .div_reg = PLLDIV5,
  76. };
  77. static struct clk pll1_aux_clk = {
  78. .name = "pll1_aux_clk",
  79. .parent = &pll1_clk,
  80. .flags = CLK_PLL | PRE_PLL,
  81. };
  82. static struct clk pll1_sysclkbp = {
  83. .name = "pll1_sysclkbp",
  84. .parent = &pll1_clk,
  85. .flags = CLK_PLL | PRE_PLL,
  86. .div_reg = BPDIV
  87. };
  88. static struct clk pll2_clk = {
  89. .name = "pll2",
  90. .parent = &ref_clk,
  91. .pll_data = &pll2_data,
  92. .flags = CLK_PLL,
  93. };
  94. static struct clk pll2_sysclk1 = {
  95. .name = "pll2_sysclk1",
  96. .parent = &pll2_clk,
  97. .flags = CLK_PLL,
  98. .div_reg = PLLDIV1,
  99. };
  100. static struct clk pll2_sysclk2 = {
  101. .name = "pll2_sysclk2",
  102. .parent = &pll2_clk,
  103. .flags = CLK_PLL,
  104. .div_reg = PLLDIV2,
  105. };
  106. static struct clk pll2_sysclkbp = {
  107. .name = "pll2_sysclkbp",
  108. .parent = &pll2_clk,
  109. .flags = CLK_PLL | PRE_PLL,
  110. .div_reg = BPDIV
  111. };
  112. static struct clk dsp_clk = {
  113. .name = "dsp",
  114. .parent = &pll1_sysclk1,
  115. .lpsc = DAVINCI_LPSC_GEM,
  116. .flags = PSC_DSP,
  117. .usecount = 1, /* REVISIT how to disable? */
  118. };
  119. static struct clk arm_clk = {
  120. .name = "arm",
  121. .parent = &pll1_sysclk2,
  122. .lpsc = DAVINCI_LPSC_ARM,
  123. .flags = ALWAYS_ENABLED,
  124. };
  125. static struct clk vicp_clk = {
  126. .name = "vicp",
  127. .parent = &pll1_sysclk2,
  128. .lpsc = DAVINCI_LPSC_IMCOP,
  129. .flags = PSC_DSP,
  130. .usecount = 1, /* REVISIT how to disable? */
  131. };
  132. static struct clk vpss_master_clk = {
  133. .name = "vpss_master",
  134. .parent = &pll1_sysclk3,
  135. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  136. .flags = CLK_PSC,
  137. };
  138. static struct clk vpss_slave_clk = {
  139. .name = "vpss_slave",
  140. .parent = &pll1_sysclk3,
  141. .lpsc = DAVINCI_LPSC_VPSSSLV,
  142. };
  143. static struct clk uart0_clk = {
  144. .name = "uart0",
  145. .parent = &pll1_aux_clk,
  146. .lpsc = DAVINCI_LPSC_UART0,
  147. };
  148. static struct clk uart1_clk = {
  149. .name = "uart1",
  150. .parent = &pll1_aux_clk,
  151. .lpsc = DAVINCI_LPSC_UART1,
  152. };
  153. static struct clk uart2_clk = {
  154. .name = "uart2",
  155. .parent = &pll1_aux_clk,
  156. .lpsc = DAVINCI_LPSC_UART2,
  157. };
  158. static struct clk emac_clk = {
  159. .name = "emac",
  160. .parent = &pll1_sysclk5,
  161. .lpsc = DAVINCI_LPSC_EMAC_WRAPPER,
  162. };
  163. static struct clk i2c_clk = {
  164. .name = "i2c",
  165. .parent = &pll1_aux_clk,
  166. .lpsc = DAVINCI_LPSC_I2C,
  167. };
  168. static struct clk ide_clk = {
  169. .name = "ide",
  170. .parent = &pll1_sysclk5,
  171. .lpsc = DAVINCI_LPSC_ATA,
  172. };
  173. static struct clk asp_clk = {
  174. .name = "asp0",
  175. .parent = &pll1_sysclk5,
  176. .lpsc = DAVINCI_LPSC_McBSP,
  177. };
  178. static struct clk mmcsd_clk = {
  179. .name = "mmcsd",
  180. .parent = &pll1_sysclk5,
  181. .lpsc = DAVINCI_LPSC_MMC_SD,
  182. };
  183. static struct clk spi_clk = {
  184. .name = "spi",
  185. .parent = &pll1_sysclk5,
  186. .lpsc = DAVINCI_LPSC_SPI,
  187. };
  188. static struct clk gpio_clk = {
  189. .name = "gpio",
  190. .parent = &pll1_sysclk5,
  191. .lpsc = DAVINCI_LPSC_GPIO,
  192. };
  193. static struct clk usb_clk = {
  194. .name = "usb",
  195. .parent = &pll1_sysclk5,
  196. .lpsc = DAVINCI_LPSC_USB,
  197. };
  198. static struct clk vlynq_clk = {
  199. .name = "vlynq",
  200. .parent = &pll1_sysclk5,
  201. .lpsc = DAVINCI_LPSC_VLYNQ,
  202. };
  203. static struct clk aemif_clk = {
  204. .name = "aemif",
  205. .parent = &pll1_sysclk5,
  206. .lpsc = DAVINCI_LPSC_AEMIF,
  207. };
  208. static struct clk pwm0_clk = {
  209. .name = "pwm0",
  210. .parent = &pll1_aux_clk,
  211. .lpsc = DAVINCI_LPSC_PWM0,
  212. };
  213. static struct clk pwm1_clk = {
  214. .name = "pwm1",
  215. .parent = &pll1_aux_clk,
  216. .lpsc = DAVINCI_LPSC_PWM1,
  217. };
  218. static struct clk pwm2_clk = {
  219. .name = "pwm2",
  220. .parent = &pll1_aux_clk,
  221. .lpsc = DAVINCI_LPSC_PWM2,
  222. };
  223. static struct clk timer0_clk = {
  224. .name = "timer0",
  225. .parent = &pll1_aux_clk,
  226. .lpsc = DAVINCI_LPSC_TIMER0,
  227. };
  228. static struct clk timer1_clk = {
  229. .name = "timer1",
  230. .parent = &pll1_aux_clk,
  231. .lpsc = DAVINCI_LPSC_TIMER1,
  232. };
  233. static struct clk timer2_clk = {
  234. .name = "timer2",
  235. .parent = &pll1_aux_clk,
  236. .lpsc = DAVINCI_LPSC_TIMER2,
  237. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  238. };
  239. struct davinci_clk dm644x_clks[] = {
  240. CLK(NULL, "ref", &ref_clk),
  241. CLK(NULL, "pll1", &pll1_clk),
  242. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  243. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  244. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  245. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  246. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  247. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  248. CLK(NULL, "pll2", &pll2_clk),
  249. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  250. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  251. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  252. CLK(NULL, "dsp", &dsp_clk),
  253. CLK(NULL, "arm", &arm_clk),
  254. CLK(NULL, "vicp", &vicp_clk),
  255. CLK(NULL, "vpss_master", &vpss_master_clk),
  256. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  257. CLK(NULL, "arm", &arm_clk),
  258. CLK(NULL, "uart0", &uart0_clk),
  259. CLK(NULL, "uart1", &uart1_clk),
  260. CLK(NULL, "uart2", &uart2_clk),
  261. CLK("davinci_emac.1", NULL, &emac_clk),
  262. CLK("i2c_davinci.1", NULL, &i2c_clk),
  263. CLK("palm_bk3710", NULL, &ide_clk),
  264. CLK("davinci-asp", NULL, &asp_clk),
  265. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  266. CLK(NULL, "spi", &spi_clk),
  267. CLK(NULL, "gpio", &gpio_clk),
  268. CLK(NULL, "usb", &usb_clk),
  269. CLK(NULL, "vlynq", &vlynq_clk),
  270. CLK(NULL, "aemif", &aemif_clk),
  271. CLK(NULL, "pwm0", &pwm0_clk),
  272. CLK(NULL, "pwm1", &pwm1_clk),
  273. CLK(NULL, "pwm2", &pwm2_clk),
  274. CLK(NULL, "timer0", &timer0_clk),
  275. CLK(NULL, "timer1", &timer1_clk),
  276. CLK("watchdog", NULL, &timer2_clk),
  277. CLK(NULL, NULL, NULL),
  278. };
  279. static struct emac_platform_data dm644x_emac_pdata = {
  280. .ctrl_reg_offset = DM644X_EMAC_CNTRL_OFFSET,
  281. .ctrl_mod_reg_offset = DM644X_EMAC_CNTRL_MOD_OFFSET,
  282. .ctrl_ram_offset = DM644X_EMAC_CNTRL_RAM_OFFSET,
  283. .mdio_reg_offset = DM644X_EMAC_MDIO_OFFSET,
  284. .ctrl_ram_size = DM644X_EMAC_CNTRL_RAM_SIZE,
  285. .version = EMAC_VERSION_1,
  286. };
  287. static struct resource dm644x_emac_resources[] = {
  288. {
  289. .start = DM644X_EMAC_BASE,
  290. .end = DM644X_EMAC_BASE + 0x47ff,
  291. .flags = IORESOURCE_MEM,
  292. },
  293. {
  294. .start = IRQ_EMACINT,
  295. .end = IRQ_EMACINT,
  296. .flags = IORESOURCE_IRQ,
  297. },
  298. };
  299. static struct platform_device dm644x_emac_device = {
  300. .name = "davinci_emac",
  301. .id = 1,
  302. .dev = {
  303. .platform_data = &dm644x_emac_pdata,
  304. },
  305. .num_resources = ARRAY_SIZE(dm644x_emac_resources),
  306. .resource = dm644x_emac_resources,
  307. };
  308. #define PINMUX0 0x00
  309. #define PINMUX1 0x04
  310. /*
  311. * Device specific mux setup
  312. *
  313. * soc description mux mode mode mux dbg
  314. * reg offset mask mode
  315. */
  316. static const struct mux_config dm644x_pins[] = {
  317. #ifdef CONFIG_DAVINCI_MUX
  318. MUX_CFG(DM644X, HDIREN, 0, 16, 1, 1, true)
  319. MUX_CFG(DM644X, ATAEN, 0, 17, 1, 1, true)
  320. MUX_CFG(DM644X, ATAEN_DISABLE, 0, 17, 1, 0, true)
  321. MUX_CFG(DM644X, HPIEN_DISABLE, 0, 29, 1, 0, true)
  322. MUX_CFG(DM644X, AEAW, 0, 0, 31, 31, true)
  323. MUX_CFG(DM644X, MSTK, 1, 9, 1, 0, false)
  324. MUX_CFG(DM644X, I2C, 1, 7, 1, 1, false)
  325. MUX_CFG(DM644X, MCBSP, 1, 10, 1, 1, false)
  326. MUX_CFG(DM644X, UART1, 1, 1, 1, 1, true)
  327. MUX_CFG(DM644X, UART2, 1, 2, 1, 1, true)
  328. MUX_CFG(DM644X, PWM0, 1, 4, 1, 1, false)
  329. MUX_CFG(DM644X, PWM1, 1, 5, 1, 1, false)
  330. MUX_CFG(DM644X, PWM2, 1, 6, 1, 1, false)
  331. MUX_CFG(DM644X, VLYNQEN, 0, 15, 1, 1, false)
  332. MUX_CFG(DM644X, VLSCREN, 0, 14, 1, 1, false)
  333. MUX_CFG(DM644X, VLYNQWD, 0, 12, 3, 3, false)
  334. MUX_CFG(DM644X, EMACEN, 0, 31, 1, 1, true)
  335. MUX_CFG(DM644X, GPIO3V, 0, 31, 1, 0, true)
  336. MUX_CFG(DM644X, GPIO0, 0, 24, 1, 0, true)
  337. MUX_CFG(DM644X, GPIO3, 0, 25, 1, 0, false)
  338. MUX_CFG(DM644X, GPIO43_44, 1, 7, 1, 0, false)
  339. MUX_CFG(DM644X, GPIO46_47, 0, 22, 1, 0, true)
  340. MUX_CFG(DM644X, RGB666, 0, 22, 1, 1, true)
  341. MUX_CFG(DM644X, LOEEN, 0, 24, 1, 1, true)
  342. MUX_CFG(DM644X, LFLDEN, 0, 25, 1, 1, false)
  343. #endif
  344. };
  345. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  346. static u8 dm644x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  347. [IRQ_VDINT0] = 2,
  348. [IRQ_VDINT1] = 6,
  349. [IRQ_VDINT2] = 6,
  350. [IRQ_HISTINT] = 6,
  351. [IRQ_H3AINT] = 6,
  352. [IRQ_PRVUINT] = 6,
  353. [IRQ_RSZINT] = 6,
  354. [7] = 7,
  355. [IRQ_VENCINT] = 6,
  356. [IRQ_ASQINT] = 6,
  357. [IRQ_IMXINT] = 6,
  358. [IRQ_VLCDINT] = 6,
  359. [IRQ_USBINT] = 4,
  360. [IRQ_EMACINT] = 4,
  361. [14] = 7,
  362. [15] = 7,
  363. [IRQ_CCINT0] = 5, /* dma */
  364. [IRQ_CCERRINT] = 5, /* dma */
  365. [IRQ_TCERRINT0] = 5, /* dma */
  366. [IRQ_TCERRINT] = 5, /* dma */
  367. [IRQ_PSCIN] = 7,
  368. [21] = 7,
  369. [IRQ_IDE] = 4,
  370. [23] = 7,
  371. [IRQ_MBXINT] = 7,
  372. [IRQ_MBRINT] = 7,
  373. [IRQ_MMCINT] = 7,
  374. [IRQ_SDIOINT] = 7,
  375. [28] = 7,
  376. [IRQ_DDRINT] = 7,
  377. [IRQ_AEMIFINT] = 7,
  378. [IRQ_VLQINT] = 4,
  379. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  380. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  381. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  382. [IRQ_TINT1_TINT34] = 7, /* system tick */
  383. [IRQ_PWMINT0] = 7,
  384. [IRQ_PWMINT1] = 7,
  385. [IRQ_PWMINT2] = 7,
  386. [IRQ_I2C] = 3,
  387. [IRQ_UARTINT0] = 3,
  388. [IRQ_UARTINT1] = 3,
  389. [IRQ_UARTINT2] = 3,
  390. [IRQ_SPINT0] = 3,
  391. [IRQ_SPINT1] = 3,
  392. [45] = 7,
  393. [IRQ_DSP2ARM0] = 4,
  394. [IRQ_DSP2ARM1] = 4,
  395. [IRQ_GPIO0] = 7,
  396. [IRQ_GPIO1] = 7,
  397. [IRQ_GPIO2] = 7,
  398. [IRQ_GPIO3] = 7,
  399. [IRQ_GPIO4] = 7,
  400. [IRQ_GPIO5] = 7,
  401. [IRQ_GPIO6] = 7,
  402. [IRQ_GPIO7] = 7,
  403. [IRQ_GPIOBNK0] = 7,
  404. [IRQ_GPIOBNK1] = 7,
  405. [IRQ_GPIOBNK2] = 7,
  406. [IRQ_GPIOBNK3] = 7,
  407. [IRQ_GPIOBNK4] = 7,
  408. [IRQ_COMMTX] = 7,
  409. [IRQ_COMMRX] = 7,
  410. [IRQ_EMUINT] = 7,
  411. };
  412. /*----------------------------------------------------------------------*/
  413. static const s8 dma_chan_dm644x_no_event[] = {
  414. 0, 1, 12, 13, 14,
  415. 15, 25, 30, 31, 45,
  416. 46, 47, 55, 56, 57,
  417. 58, 59, 60, 61, 62,
  418. 63,
  419. -1
  420. };
  421. static const s8
  422. queue_tc_mapping[][2] = {
  423. /* {event queue no, TC no} */
  424. {0, 0},
  425. {1, 1},
  426. {-1, -1},
  427. };
  428. static const s8
  429. queue_priority_mapping[][2] = {
  430. /* {event queue no, Priority} */
  431. {0, 3},
  432. {1, 7},
  433. {-1, -1},
  434. };
  435. static struct edma_soc_info dm644x_edma_info[] = {
  436. {
  437. .n_channel = 64,
  438. .n_region = 4,
  439. .n_slot = 128,
  440. .n_tc = 2,
  441. .n_cc = 1,
  442. .noevent = dma_chan_dm644x_no_event,
  443. .queue_tc_mapping = queue_tc_mapping,
  444. .queue_priority_mapping = queue_priority_mapping,
  445. },
  446. };
  447. static struct resource edma_resources[] = {
  448. {
  449. .name = "edma_cc0",
  450. .start = 0x01c00000,
  451. .end = 0x01c00000 + SZ_64K - 1,
  452. .flags = IORESOURCE_MEM,
  453. },
  454. {
  455. .name = "edma_tc0",
  456. .start = 0x01c10000,
  457. .end = 0x01c10000 + SZ_1K - 1,
  458. .flags = IORESOURCE_MEM,
  459. },
  460. {
  461. .name = "edma_tc1",
  462. .start = 0x01c10400,
  463. .end = 0x01c10400 + SZ_1K - 1,
  464. .flags = IORESOURCE_MEM,
  465. },
  466. {
  467. .name = "edma0",
  468. .start = IRQ_CCINT0,
  469. .flags = IORESOURCE_IRQ,
  470. },
  471. {
  472. .name = "edma0_err",
  473. .start = IRQ_CCERRINT,
  474. .flags = IORESOURCE_IRQ,
  475. },
  476. /* not using TC*_ERR */
  477. };
  478. static struct platform_device dm644x_edma_device = {
  479. .name = "edma",
  480. .id = 0,
  481. .dev.platform_data = dm644x_edma_info,
  482. .num_resources = ARRAY_SIZE(edma_resources),
  483. .resource = edma_resources,
  484. };
  485. /* DM6446 EVM uses ASP0; line-out is a pair of RCA jacks */
  486. static struct resource dm644x_asp_resources[] = {
  487. {
  488. .start = DAVINCI_ASP0_BASE,
  489. .end = DAVINCI_ASP0_BASE + SZ_8K - 1,
  490. .flags = IORESOURCE_MEM,
  491. },
  492. {
  493. .start = DAVINCI_DMA_ASP0_TX,
  494. .end = DAVINCI_DMA_ASP0_TX,
  495. .flags = IORESOURCE_DMA,
  496. },
  497. {
  498. .start = DAVINCI_DMA_ASP0_RX,
  499. .end = DAVINCI_DMA_ASP0_RX,
  500. .flags = IORESOURCE_DMA,
  501. },
  502. };
  503. static struct platform_device dm644x_asp_device = {
  504. .name = "davinci-asp",
  505. .id = -1,
  506. .num_resources = ARRAY_SIZE(dm644x_asp_resources),
  507. .resource = dm644x_asp_resources,
  508. };
  509. static struct resource dm644x_vpss_resources[] = {
  510. {
  511. /* VPSS Base address */
  512. .name = "vpss",
  513. .start = 0x01c73400,
  514. .end = 0x01c73400 + 0xff,
  515. .flags = IORESOURCE_MEM,
  516. },
  517. };
  518. static struct platform_device dm644x_vpss_device = {
  519. .name = "vpss",
  520. .id = -1,
  521. .dev.platform_data = "dm644x_vpss",
  522. .num_resources = ARRAY_SIZE(dm644x_vpss_resources),
  523. .resource = dm644x_vpss_resources,
  524. };
  525. static struct resource vpfe_resources[] = {
  526. {
  527. .start = IRQ_VDINT0,
  528. .end = IRQ_VDINT0,
  529. .flags = IORESOURCE_IRQ,
  530. },
  531. {
  532. .start = IRQ_VDINT1,
  533. .end = IRQ_VDINT1,
  534. .flags = IORESOURCE_IRQ,
  535. },
  536. {
  537. .start = 0x01c70400,
  538. .end = 0x01c70400 + 0xff,
  539. .flags = IORESOURCE_MEM,
  540. },
  541. };
  542. static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
  543. static struct platform_device vpfe_capture_dev = {
  544. .name = CAPTURE_DRV_NAME,
  545. .id = -1,
  546. .num_resources = ARRAY_SIZE(vpfe_resources),
  547. .resource = vpfe_resources,
  548. .dev = {
  549. .dma_mask = &vpfe_capture_dma_mask,
  550. .coherent_dma_mask = DMA_BIT_MASK(32),
  551. },
  552. };
  553. void dm644x_set_vpfe_config(struct vpfe_config *cfg)
  554. {
  555. vpfe_capture_dev.dev.platform_data = cfg;
  556. }
  557. /*----------------------------------------------------------------------*/
  558. static struct map_desc dm644x_io_desc[] = {
  559. {
  560. .virtual = IO_VIRT,
  561. .pfn = __phys_to_pfn(IO_PHYS),
  562. .length = IO_SIZE,
  563. .type = MT_DEVICE
  564. },
  565. {
  566. .virtual = SRAM_VIRT,
  567. .pfn = __phys_to_pfn(0x00008000),
  568. .length = SZ_16K,
  569. /* MT_MEMORY_NONCACHED requires supersection alignment */
  570. .type = MT_DEVICE,
  571. },
  572. };
  573. /* Contents of JTAG ID register used to identify exact cpu type */
  574. static struct davinci_id dm644x_ids[] = {
  575. {
  576. .variant = 0x0,
  577. .part_no = 0xb700,
  578. .manufacturer = 0x017,
  579. .cpu_id = DAVINCI_CPU_ID_DM6446,
  580. .name = "dm6446",
  581. },
  582. {
  583. .variant = 0x1,
  584. .part_no = 0xb700,
  585. .manufacturer = 0x017,
  586. .cpu_id = DAVINCI_CPU_ID_DM6446,
  587. .name = "dm6446a",
  588. },
  589. };
  590. static void __iomem *dm644x_psc_bases[] = {
  591. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  592. };
  593. /*
  594. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  595. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  596. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  597. * T1_TOP: Timer 1, top : <unused>
  598. */
  599. struct davinci_timer_info dm644x_timer_info = {
  600. .timers = davinci_timer_instance,
  601. .clockevent_id = T0_BOT,
  602. .clocksource_id = T0_TOP,
  603. };
  604. static struct plat_serial8250_port dm644x_serial_platform_data[] = {
  605. {
  606. .mapbase = DAVINCI_UART0_BASE,
  607. .irq = IRQ_UARTINT0,
  608. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  609. UPF_IOREMAP,
  610. .iotype = UPIO_MEM,
  611. .regshift = 2,
  612. },
  613. {
  614. .mapbase = DAVINCI_UART1_BASE,
  615. .irq = IRQ_UARTINT1,
  616. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  617. UPF_IOREMAP,
  618. .iotype = UPIO_MEM,
  619. .regshift = 2,
  620. },
  621. {
  622. .mapbase = DAVINCI_UART2_BASE,
  623. .irq = IRQ_UARTINT2,
  624. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  625. UPF_IOREMAP,
  626. .iotype = UPIO_MEM,
  627. .regshift = 2,
  628. },
  629. {
  630. .flags = 0
  631. },
  632. };
  633. static struct platform_device dm644x_serial_device = {
  634. .name = "serial8250",
  635. .id = PLAT8250_DEV_PLATFORM,
  636. .dev = {
  637. .platform_data = dm644x_serial_platform_data,
  638. },
  639. };
  640. static struct davinci_soc_info davinci_soc_info_dm644x = {
  641. .io_desc = dm644x_io_desc,
  642. .io_desc_num = ARRAY_SIZE(dm644x_io_desc),
  643. .jtag_id_base = IO_ADDRESS(0x01c40028),
  644. .ids = dm644x_ids,
  645. .ids_num = ARRAY_SIZE(dm644x_ids),
  646. .cpu_clks = dm644x_clks,
  647. .psc_bases = dm644x_psc_bases,
  648. .psc_bases_num = ARRAY_SIZE(dm644x_psc_bases),
  649. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  650. .pinmux_pins = dm644x_pins,
  651. .pinmux_pins_num = ARRAY_SIZE(dm644x_pins),
  652. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  653. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  654. .intc_irq_prios = dm644x_default_priorities,
  655. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  656. .timer_info = &dm644x_timer_info,
  657. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  658. .gpio_num = 71,
  659. .gpio_irq = IRQ_GPIOBNK0,
  660. .serial_dev = &dm644x_serial_device,
  661. .emac_pdata = &dm644x_emac_pdata,
  662. .sram_dma = 0x00008000,
  663. .sram_len = SZ_16K,
  664. };
  665. void __init dm644x_init_asp(struct snd_platform_data *pdata)
  666. {
  667. davinci_cfg_reg(DM644X_MCBSP);
  668. dm644x_asp_device.dev.platform_data = pdata;
  669. platform_device_register(&dm644x_asp_device);
  670. }
  671. void __init dm644x_init(void)
  672. {
  673. davinci_common_init(&davinci_soc_info_dm644x);
  674. }
  675. static int __init dm644x_init_devices(void)
  676. {
  677. if (!cpu_is_davinci_dm644x())
  678. return 0;
  679. platform_device_register(&dm644x_edma_device);
  680. platform_device_register(&dm644x_emac_device);
  681. platform_device_register(&dm644x_vpss_device);
  682. platform_device_register(&vpfe_capture_dev);
  683. return 0;
  684. }
  685. postcore_initcall(dm644x_init_devices);