dm355.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880
  1. /*
  2. * TI DaVinci DM355 chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/gpio.h>
  18. #include <linux/spi/spi.h>
  19. #include <asm/mach/map.h>
  20. #include <mach/dm355.h>
  21. #include <mach/clock.h>
  22. #include <mach/cputype.h>
  23. #include <mach/edma.h>
  24. #include <mach/psc.h>
  25. #include <mach/mux.h>
  26. #include <mach/irqs.h>
  27. #include <mach/time.h>
  28. #include <mach/serial.h>
  29. #include <mach/common.h>
  30. #include <mach/asp.h>
  31. #include "clock.h"
  32. #include "mux.h"
  33. #define DM355_UART2_BASE (IO_PHYS + 0x206000)
  34. /*
  35. * Device specific clocks
  36. */
  37. #define DM355_REF_FREQ 24000000 /* 24 or 36 MHz */
  38. static struct pll_data pll1_data = {
  39. .num = 1,
  40. .phys_base = DAVINCI_PLL1_BASE,
  41. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  42. };
  43. static struct pll_data pll2_data = {
  44. .num = 2,
  45. .phys_base = DAVINCI_PLL2_BASE,
  46. .flags = PLL_HAS_PREDIV,
  47. };
  48. static struct clk ref_clk = {
  49. .name = "ref_clk",
  50. /* FIXME -- crystal rate is board-specific */
  51. .rate = DM355_REF_FREQ,
  52. };
  53. static struct clk pll1_clk = {
  54. .name = "pll1",
  55. .parent = &ref_clk,
  56. .flags = CLK_PLL,
  57. .pll_data = &pll1_data,
  58. };
  59. static struct clk pll1_aux_clk = {
  60. .name = "pll1_aux_clk",
  61. .parent = &pll1_clk,
  62. .flags = CLK_PLL | PRE_PLL,
  63. };
  64. static struct clk pll1_sysclk1 = {
  65. .name = "pll1_sysclk1",
  66. .parent = &pll1_clk,
  67. .flags = CLK_PLL,
  68. .div_reg = PLLDIV1,
  69. };
  70. static struct clk pll1_sysclk2 = {
  71. .name = "pll1_sysclk2",
  72. .parent = &pll1_clk,
  73. .flags = CLK_PLL,
  74. .div_reg = PLLDIV2,
  75. };
  76. static struct clk pll1_sysclk3 = {
  77. .name = "pll1_sysclk3",
  78. .parent = &pll1_clk,
  79. .flags = CLK_PLL,
  80. .div_reg = PLLDIV3,
  81. };
  82. static struct clk pll1_sysclk4 = {
  83. .name = "pll1_sysclk4",
  84. .parent = &pll1_clk,
  85. .flags = CLK_PLL,
  86. .div_reg = PLLDIV4,
  87. };
  88. static struct clk pll1_sysclkbp = {
  89. .name = "pll1_sysclkbp",
  90. .parent = &pll1_clk,
  91. .flags = CLK_PLL | PRE_PLL,
  92. .div_reg = BPDIV
  93. };
  94. static struct clk vpss_dac_clk = {
  95. .name = "vpss_dac",
  96. .parent = &pll1_sysclk3,
  97. .lpsc = DM355_LPSC_VPSS_DAC,
  98. };
  99. static struct clk vpss_master_clk = {
  100. .name = "vpss_master",
  101. .parent = &pll1_sysclk4,
  102. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  103. .flags = CLK_PSC,
  104. };
  105. static struct clk vpss_slave_clk = {
  106. .name = "vpss_slave",
  107. .parent = &pll1_sysclk4,
  108. .lpsc = DAVINCI_LPSC_VPSSSLV,
  109. };
  110. static struct clk clkout1_clk = {
  111. .name = "clkout1",
  112. .parent = &pll1_aux_clk,
  113. /* NOTE: clkout1 can be externally gated by muxing GPIO-18 */
  114. };
  115. static struct clk clkout2_clk = {
  116. .name = "clkout2",
  117. .parent = &pll1_sysclkbp,
  118. };
  119. static struct clk pll2_clk = {
  120. .name = "pll2",
  121. .parent = &ref_clk,
  122. .flags = CLK_PLL,
  123. .pll_data = &pll2_data,
  124. };
  125. static struct clk pll2_sysclk1 = {
  126. .name = "pll2_sysclk1",
  127. .parent = &pll2_clk,
  128. .flags = CLK_PLL,
  129. .div_reg = PLLDIV1,
  130. };
  131. static struct clk pll2_sysclkbp = {
  132. .name = "pll2_sysclkbp",
  133. .parent = &pll2_clk,
  134. .flags = CLK_PLL | PRE_PLL,
  135. .div_reg = BPDIV
  136. };
  137. static struct clk clkout3_clk = {
  138. .name = "clkout3",
  139. .parent = &pll2_sysclkbp,
  140. /* NOTE: clkout3 can be externally gated by muxing GPIO-16 */
  141. };
  142. static struct clk arm_clk = {
  143. .name = "arm_clk",
  144. .parent = &pll1_sysclk1,
  145. .lpsc = DAVINCI_LPSC_ARM,
  146. .flags = ALWAYS_ENABLED,
  147. };
  148. /*
  149. * NOT LISTED below, and not touched by Linux
  150. * - in SyncReset state by default
  151. * .lpsc = DAVINCI_LPSC_TPCC,
  152. * .lpsc = DAVINCI_LPSC_TPTC0,
  153. * .lpsc = DAVINCI_LPSC_TPTC1,
  154. * .lpsc = DAVINCI_LPSC_DDR_EMIF, .parent = &sysclk2_clk,
  155. * .lpsc = DAVINCI_LPSC_MEMSTICK,
  156. * - in Enabled state by default
  157. * .lpsc = DAVINCI_LPSC_SYSTEM_SUBSYS,
  158. * .lpsc = DAVINCI_LPSC_SCR2, // "bus"
  159. * .lpsc = DAVINCI_LPSC_SCR3, // "bus"
  160. * .lpsc = DAVINCI_LPSC_SCR4, // "bus"
  161. * .lpsc = DAVINCI_LPSC_CROSSBAR, // "emulation"
  162. * .lpsc = DAVINCI_LPSC_CFG27, // "test"
  163. * .lpsc = DAVINCI_LPSC_CFG3, // "test"
  164. * .lpsc = DAVINCI_LPSC_CFG5, // "test"
  165. */
  166. static struct clk mjcp_clk = {
  167. .name = "mjcp",
  168. .parent = &pll1_sysclk1,
  169. .lpsc = DAVINCI_LPSC_IMCOP,
  170. };
  171. static struct clk uart0_clk = {
  172. .name = "uart0",
  173. .parent = &pll1_aux_clk,
  174. .lpsc = DAVINCI_LPSC_UART0,
  175. };
  176. static struct clk uart1_clk = {
  177. .name = "uart1",
  178. .parent = &pll1_aux_clk,
  179. .lpsc = DAVINCI_LPSC_UART1,
  180. };
  181. static struct clk uart2_clk = {
  182. .name = "uart2",
  183. .parent = &pll1_sysclk2,
  184. .lpsc = DAVINCI_LPSC_UART2,
  185. };
  186. static struct clk i2c_clk = {
  187. .name = "i2c",
  188. .parent = &pll1_aux_clk,
  189. .lpsc = DAVINCI_LPSC_I2C,
  190. };
  191. static struct clk asp0_clk = {
  192. .name = "asp0",
  193. .parent = &pll1_sysclk2,
  194. .lpsc = DAVINCI_LPSC_McBSP,
  195. };
  196. static struct clk asp1_clk = {
  197. .name = "asp1",
  198. .parent = &pll1_sysclk2,
  199. .lpsc = DM355_LPSC_McBSP1,
  200. };
  201. static struct clk mmcsd0_clk = {
  202. .name = "mmcsd0",
  203. .parent = &pll1_sysclk2,
  204. .lpsc = DAVINCI_LPSC_MMC_SD,
  205. };
  206. static struct clk mmcsd1_clk = {
  207. .name = "mmcsd1",
  208. .parent = &pll1_sysclk2,
  209. .lpsc = DM355_LPSC_MMC_SD1,
  210. };
  211. static struct clk spi0_clk = {
  212. .name = "spi0",
  213. .parent = &pll1_sysclk2,
  214. .lpsc = DAVINCI_LPSC_SPI,
  215. };
  216. static struct clk spi1_clk = {
  217. .name = "spi1",
  218. .parent = &pll1_sysclk2,
  219. .lpsc = DM355_LPSC_SPI1,
  220. };
  221. static struct clk spi2_clk = {
  222. .name = "spi2",
  223. .parent = &pll1_sysclk2,
  224. .lpsc = DM355_LPSC_SPI2,
  225. };
  226. static struct clk gpio_clk = {
  227. .name = "gpio",
  228. .parent = &pll1_sysclk2,
  229. .lpsc = DAVINCI_LPSC_GPIO,
  230. };
  231. static struct clk aemif_clk = {
  232. .name = "aemif",
  233. .parent = &pll1_sysclk2,
  234. .lpsc = DAVINCI_LPSC_AEMIF,
  235. };
  236. static struct clk pwm0_clk = {
  237. .name = "pwm0",
  238. .parent = &pll1_aux_clk,
  239. .lpsc = DAVINCI_LPSC_PWM0,
  240. };
  241. static struct clk pwm1_clk = {
  242. .name = "pwm1",
  243. .parent = &pll1_aux_clk,
  244. .lpsc = DAVINCI_LPSC_PWM1,
  245. };
  246. static struct clk pwm2_clk = {
  247. .name = "pwm2",
  248. .parent = &pll1_aux_clk,
  249. .lpsc = DAVINCI_LPSC_PWM2,
  250. };
  251. static struct clk pwm3_clk = {
  252. .name = "pwm3",
  253. .parent = &pll1_aux_clk,
  254. .lpsc = DM355_LPSC_PWM3,
  255. };
  256. static struct clk timer0_clk = {
  257. .name = "timer0",
  258. .parent = &pll1_aux_clk,
  259. .lpsc = DAVINCI_LPSC_TIMER0,
  260. };
  261. static struct clk timer1_clk = {
  262. .name = "timer1",
  263. .parent = &pll1_aux_clk,
  264. .lpsc = DAVINCI_LPSC_TIMER1,
  265. };
  266. static struct clk timer2_clk = {
  267. .name = "timer2",
  268. .parent = &pll1_aux_clk,
  269. .lpsc = DAVINCI_LPSC_TIMER2,
  270. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  271. };
  272. static struct clk timer3_clk = {
  273. .name = "timer3",
  274. .parent = &pll1_aux_clk,
  275. .lpsc = DM355_LPSC_TIMER3,
  276. };
  277. static struct clk rto_clk = {
  278. .name = "rto",
  279. .parent = &pll1_aux_clk,
  280. .lpsc = DM355_LPSC_RTO,
  281. };
  282. static struct clk usb_clk = {
  283. .name = "usb",
  284. .parent = &pll1_sysclk2,
  285. .lpsc = DAVINCI_LPSC_USB,
  286. };
  287. static struct davinci_clk dm355_clks[] = {
  288. CLK(NULL, "ref", &ref_clk),
  289. CLK(NULL, "pll1", &pll1_clk),
  290. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  291. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  292. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  293. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  294. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  295. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  296. CLK(NULL, "vpss_dac", &vpss_dac_clk),
  297. CLK(NULL, "vpss_master", &vpss_master_clk),
  298. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  299. CLK(NULL, "clkout1", &clkout1_clk),
  300. CLK(NULL, "clkout2", &clkout2_clk),
  301. CLK(NULL, "pll2", &pll2_clk),
  302. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  303. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  304. CLK(NULL, "clkout3", &clkout3_clk),
  305. CLK(NULL, "arm", &arm_clk),
  306. CLK(NULL, "mjcp", &mjcp_clk),
  307. CLK(NULL, "uart0", &uart0_clk),
  308. CLK(NULL, "uart1", &uart1_clk),
  309. CLK(NULL, "uart2", &uart2_clk),
  310. CLK("i2c_davinci.1", NULL, &i2c_clk),
  311. CLK("davinci-asp.0", NULL, &asp0_clk),
  312. CLK("davinci-asp.1", NULL, &asp1_clk),
  313. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  314. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  315. CLK(NULL, "spi0", &spi0_clk),
  316. CLK(NULL, "spi1", &spi1_clk),
  317. CLK(NULL, "spi2", &spi2_clk),
  318. CLK(NULL, "gpio", &gpio_clk),
  319. CLK(NULL, "aemif", &aemif_clk),
  320. CLK(NULL, "pwm0", &pwm0_clk),
  321. CLK(NULL, "pwm1", &pwm1_clk),
  322. CLK(NULL, "pwm2", &pwm2_clk),
  323. CLK(NULL, "pwm3", &pwm3_clk),
  324. CLK(NULL, "timer0", &timer0_clk),
  325. CLK(NULL, "timer1", &timer1_clk),
  326. CLK("watchdog", NULL, &timer2_clk),
  327. CLK(NULL, "timer3", &timer3_clk),
  328. CLK(NULL, "rto", &rto_clk),
  329. CLK(NULL, "usb", &usb_clk),
  330. CLK(NULL, NULL, NULL),
  331. };
  332. /*----------------------------------------------------------------------*/
  333. static u64 dm355_spi0_dma_mask = DMA_BIT_MASK(32);
  334. static struct resource dm355_spi0_resources[] = {
  335. {
  336. .start = 0x01c66000,
  337. .end = 0x01c667ff,
  338. .flags = IORESOURCE_MEM,
  339. },
  340. {
  341. .start = IRQ_DM355_SPINT0_1,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. /* Not yet used, so not included:
  345. * IORESOURCE_IRQ:
  346. * - IRQ_DM355_SPINT0_0
  347. * IORESOURCE_DMA:
  348. * - DAVINCI_DMA_SPI_SPIX
  349. * - DAVINCI_DMA_SPI_SPIR
  350. */
  351. };
  352. static struct platform_device dm355_spi0_device = {
  353. .name = "spi_davinci",
  354. .id = 0,
  355. .dev = {
  356. .dma_mask = &dm355_spi0_dma_mask,
  357. .coherent_dma_mask = DMA_BIT_MASK(32),
  358. },
  359. .num_resources = ARRAY_SIZE(dm355_spi0_resources),
  360. .resource = dm355_spi0_resources,
  361. };
  362. void __init dm355_init_spi0(unsigned chipselect_mask,
  363. struct spi_board_info *info, unsigned len)
  364. {
  365. /* for now, assume we need MISO */
  366. davinci_cfg_reg(DM355_SPI0_SDI);
  367. /* not all slaves will be wired up */
  368. if (chipselect_mask & BIT(0))
  369. davinci_cfg_reg(DM355_SPI0_SDENA0);
  370. if (chipselect_mask & BIT(1))
  371. davinci_cfg_reg(DM355_SPI0_SDENA1);
  372. spi_register_board_info(info, len);
  373. platform_device_register(&dm355_spi0_device);
  374. }
  375. /*----------------------------------------------------------------------*/
  376. #define PINMUX0 0x00
  377. #define PINMUX1 0x04
  378. #define PINMUX2 0x08
  379. #define PINMUX3 0x0c
  380. #define PINMUX4 0x10
  381. #define INTMUX 0x18
  382. #define EVTMUX 0x1c
  383. /*
  384. * Device specific mux setup
  385. *
  386. * soc description mux mode mode mux dbg
  387. * reg offset mask mode
  388. */
  389. static const struct mux_config dm355_pins[] = {
  390. #ifdef CONFIG_DAVINCI_MUX
  391. MUX_CFG(DM355, MMCSD0, 4, 2, 1, 0, false)
  392. MUX_CFG(DM355, SD1_CLK, 3, 6, 1, 1, false)
  393. MUX_CFG(DM355, SD1_CMD, 3, 7, 1, 1, false)
  394. MUX_CFG(DM355, SD1_DATA3, 3, 8, 3, 1, false)
  395. MUX_CFG(DM355, SD1_DATA2, 3, 10, 3, 1, false)
  396. MUX_CFG(DM355, SD1_DATA1, 3, 12, 3, 1, false)
  397. MUX_CFG(DM355, SD1_DATA0, 3, 14, 3, 1, false)
  398. MUX_CFG(DM355, I2C_SDA, 3, 19, 1, 1, false)
  399. MUX_CFG(DM355, I2C_SCL, 3, 20, 1, 1, false)
  400. MUX_CFG(DM355, MCBSP0_BDX, 3, 0, 1, 1, false)
  401. MUX_CFG(DM355, MCBSP0_X, 3, 1, 1, 1, false)
  402. MUX_CFG(DM355, MCBSP0_BFSX, 3, 2, 1, 1, false)
  403. MUX_CFG(DM355, MCBSP0_BDR, 3, 3, 1, 1, false)
  404. MUX_CFG(DM355, MCBSP0_R, 3, 4, 1, 1, false)
  405. MUX_CFG(DM355, MCBSP0_BFSR, 3, 5, 1, 1, false)
  406. MUX_CFG(DM355, SPI0_SDI, 4, 1, 1, 0, false)
  407. MUX_CFG(DM355, SPI0_SDENA0, 4, 0, 1, 0, false)
  408. MUX_CFG(DM355, SPI0_SDENA1, 3, 28, 1, 1, false)
  409. INT_CFG(DM355, INT_EDMA_CC, 2, 1, 1, false)
  410. INT_CFG(DM355, INT_EDMA_TC0_ERR, 3, 1, 1, false)
  411. INT_CFG(DM355, INT_EDMA_TC1_ERR, 4, 1, 1, false)
  412. EVT_CFG(DM355, EVT8_ASP1_TX, 0, 1, 0, false)
  413. EVT_CFG(DM355, EVT9_ASP1_RX, 1, 1, 0, false)
  414. EVT_CFG(DM355, EVT26_MMC0_RX, 2, 1, 0, false)
  415. MUX_CFG(DM355, VOUT_FIELD, 1, 18, 3, 1, false)
  416. MUX_CFG(DM355, VOUT_FIELD_G70, 1, 18, 3, 0, false)
  417. MUX_CFG(DM355, VOUT_HVSYNC, 1, 16, 1, 0, false)
  418. MUX_CFG(DM355, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
  419. MUX_CFG(DM355, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
  420. MUX_CFG(DM355, VIN_PCLK, 0, 14, 1, 1, false)
  421. MUX_CFG(DM355, VIN_CAM_WEN, 0, 13, 1, 1, false)
  422. MUX_CFG(DM355, VIN_CAM_VD, 0, 12, 1, 1, false)
  423. MUX_CFG(DM355, VIN_CAM_HD, 0, 11, 1, 1, false)
  424. MUX_CFG(DM355, VIN_YIN_EN, 0, 10, 1, 1, false)
  425. MUX_CFG(DM355, VIN_CINL_EN, 0, 0, 0xff, 0x55, false)
  426. MUX_CFG(DM355, VIN_CINH_EN, 0, 8, 3, 3, false)
  427. #endif
  428. };
  429. static u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  430. [IRQ_DM355_CCDC_VDINT0] = 2,
  431. [IRQ_DM355_CCDC_VDINT1] = 6,
  432. [IRQ_DM355_CCDC_VDINT2] = 6,
  433. [IRQ_DM355_IPIPE_HST] = 6,
  434. [IRQ_DM355_H3AINT] = 6,
  435. [IRQ_DM355_IPIPE_SDR] = 6,
  436. [IRQ_DM355_IPIPEIFINT] = 6,
  437. [IRQ_DM355_OSDINT] = 7,
  438. [IRQ_DM355_VENCINT] = 6,
  439. [IRQ_ASQINT] = 6,
  440. [IRQ_IMXINT] = 6,
  441. [IRQ_USBINT] = 4,
  442. [IRQ_DM355_RTOINT] = 4,
  443. [IRQ_DM355_UARTINT2] = 7,
  444. [IRQ_DM355_TINT6] = 7,
  445. [IRQ_CCINT0] = 5, /* dma */
  446. [IRQ_CCERRINT] = 5, /* dma */
  447. [IRQ_TCERRINT0] = 5, /* dma */
  448. [IRQ_TCERRINT] = 5, /* dma */
  449. [IRQ_DM355_SPINT2_1] = 7,
  450. [IRQ_DM355_TINT7] = 4,
  451. [IRQ_DM355_SDIOINT0] = 7,
  452. [IRQ_MBXINT] = 7,
  453. [IRQ_MBRINT] = 7,
  454. [IRQ_MMCINT] = 7,
  455. [IRQ_DM355_MMCINT1] = 7,
  456. [IRQ_DM355_PWMINT3] = 7,
  457. [IRQ_DDRINT] = 7,
  458. [IRQ_AEMIFINT] = 7,
  459. [IRQ_DM355_SDIOINT1] = 4,
  460. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  461. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  462. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  463. [IRQ_TINT1_TINT34] = 7, /* system tick */
  464. [IRQ_PWMINT0] = 7,
  465. [IRQ_PWMINT1] = 7,
  466. [IRQ_PWMINT2] = 7,
  467. [IRQ_I2C] = 3,
  468. [IRQ_UARTINT0] = 3,
  469. [IRQ_UARTINT1] = 3,
  470. [IRQ_DM355_SPINT0_0] = 3,
  471. [IRQ_DM355_SPINT0_1] = 3,
  472. [IRQ_DM355_GPIO0] = 3,
  473. [IRQ_DM355_GPIO1] = 7,
  474. [IRQ_DM355_GPIO2] = 4,
  475. [IRQ_DM355_GPIO3] = 4,
  476. [IRQ_DM355_GPIO4] = 7,
  477. [IRQ_DM355_GPIO5] = 7,
  478. [IRQ_DM355_GPIO6] = 7,
  479. [IRQ_DM355_GPIO7] = 7,
  480. [IRQ_DM355_GPIO8] = 7,
  481. [IRQ_DM355_GPIO9] = 7,
  482. [IRQ_DM355_GPIOBNK0] = 7,
  483. [IRQ_DM355_GPIOBNK1] = 7,
  484. [IRQ_DM355_GPIOBNK2] = 7,
  485. [IRQ_DM355_GPIOBNK3] = 7,
  486. [IRQ_DM355_GPIOBNK4] = 7,
  487. [IRQ_DM355_GPIOBNK5] = 7,
  488. [IRQ_DM355_GPIOBNK6] = 7,
  489. [IRQ_COMMTX] = 7,
  490. [IRQ_COMMRX] = 7,
  491. [IRQ_EMUINT] = 7,
  492. };
  493. /*----------------------------------------------------------------------*/
  494. static const s8 dma_chan_dm355_no_event[] = {
  495. 12, 13, 24, 56, 57,
  496. 58, 59, 60, 61, 62,
  497. 63,
  498. -1
  499. };
  500. static const s8
  501. queue_tc_mapping[][2] = {
  502. /* {event queue no, TC no} */
  503. {0, 0},
  504. {1, 1},
  505. {-1, -1},
  506. };
  507. static const s8
  508. queue_priority_mapping[][2] = {
  509. /* {event queue no, Priority} */
  510. {0, 3},
  511. {1, 7},
  512. {-1, -1},
  513. };
  514. static struct edma_soc_info dm355_edma_info[] = {
  515. {
  516. .n_channel = 64,
  517. .n_region = 4,
  518. .n_slot = 128,
  519. .n_tc = 2,
  520. .n_cc = 1,
  521. .noevent = dma_chan_dm355_no_event,
  522. .queue_tc_mapping = queue_tc_mapping,
  523. .queue_priority_mapping = queue_priority_mapping,
  524. },
  525. };
  526. static struct resource edma_resources[] = {
  527. {
  528. .name = "edma_cc0",
  529. .start = 0x01c00000,
  530. .end = 0x01c00000 + SZ_64K - 1,
  531. .flags = IORESOURCE_MEM,
  532. },
  533. {
  534. .name = "edma_tc0",
  535. .start = 0x01c10000,
  536. .end = 0x01c10000 + SZ_1K - 1,
  537. .flags = IORESOURCE_MEM,
  538. },
  539. {
  540. .name = "edma_tc1",
  541. .start = 0x01c10400,
  542. .end = 0x01c10400 + SZ_1K - 1,
  543. .flags = IORESOURCE_MEM,
  544. },
  545. {
  546. .name = "edma0",
  547. .start = IRQ_CCINT0,
  548. .flags = IORESOURCE_IRQ,
  549. },
  550. {
  551. .name = "edma0_err",
  552. .start = IRQ_CCERRINT,
  553. .flags = IORESOURCE_IRQ,
  554. },
  555. /* not using (or muxing) TC*_ERR */
  556. };
  557. static struct platform_device dm355_edma_device = {
  558. .name = "edma",
  559. .id = 0,
  560. .dev.platform_data = dm355_edma_info,
  561. .num_resources = ARRAY_SIZE(edma_resources),
  562. .resource = edma_resources,
  563. };
  564. static struct resource dm355_asp1_resources[] = {
  565. {
  566. .start = DAVINCI_ASP1_BASE,
  567. .end = DAVINCI_ASP1_BASE + SZ_8K - 1,
  568. .flags = IORESOURCE_MEM,
  569. },
  570. {
  571. .start = DAVINCI_DMA_ASP1_TX,
  572. .end = DAVINCI_DMA_ASP1_TX,
  573. .flags = IORESOURCE_DMA,
  574. },
  575. {
  576. .start = DAVINCI_DMA_ASP1_RX,
  577. .end = DAVINCI_DMA_ASP1_RX,
  578. .flags = IORESOURCE_DMA,
  579. },
  580. };
  581. static struct platform_device dm355_asp1_device = {
  582. .name = "davinci-asp",
  583. .id = 1,
  584. .num_resources = ARRAY_SIZE(dm355_asp1_resources),
  585. .resource = dm355_asp1_resources,
  586. };
  587. static struct resource dm355_vpss_resources[] = {
  588. {
  589. /* VPSS BL Base address */
  590. .name = "vpss",
  591. .start = 0x01c70800,
  592. .end = 0x01c70800 + 0xff,
  593. .flags = IORESOURCE_MEM,
  594. },
  595. {
  596. /* VPSS CLK Base address */
  597. .name = "vpss",
  598. .start = 0x01c70000,
  599. .end = 0x01c70000 + 0xf,
  600. .flags = IORESOURCE_MEM,
  601. },
  602. };
  603. static struct platform_device dm355_vpss_device = {
  604. .name = "vpss",
  605. .id = -1,
  606. .dev.platform_data = "dm355_vpss",
  607. .num_resources = ARRAY_SIZE(dm355_vpss_resources),
  608. .resource = dm355_vpss_resources,
  609. };
  610. static struct resource vpfe_resources[] = {
  611. {
  612. .start = IRQ_VDINT0,
  613. .end = IRQ_VDINT0,
  614. .flags = IORESOURCE_IRQ,
  615. },
  616. {
  617. .start = IRQ_VDINT1,
  618. .end = IRQ_VDINT1,
  619. .flags = IORESOURCE_IRQ,
  620. },
  621. /* CCDC Base address */
  622. {
  623. .flags = IORESOURCE_MEM,
  624. .start = 0x01c70600,
  625. .end = 0x01c70600 + 0x1ff,
  626. },
  627. };
  628. static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
  629. static struct platform_device vpfe_capture_dev = {
  630. .name = CAPTURE_DRV_NAME,
  631. .id = -1,
  632. .num_resources = ARRAY_SIZE(vpfe_resources),
  633. .resource = vpfe_resources,
  634. .dev = {
  635. .dma_mask = &vpfe_capture_dma_mask,
  636. .coherent_dma_mask = DMA_BIT_MASK(32),
  637. },
  638. };
  639. void dm355_set_vpfe_config(struct vpfe_config *cfg)
  640. {
  641. vpfe_capture_dev.dev.platform_data = cfg;
  642. }
  643. /*----------------------------------------------------------------------*/
  644. static struct map_desc dm355_io_desc[] = {
  645. {
  646. .virtual = IO_VIRT,
  647. .pfn = __phys_to_pfn(IO_PHYS),
  648. .length = IO_SIZE,
  649. .type = MT_DEVICE
  650. },
  651. {
  652. .virtual = SRAM_VIRT,
  653. .pfn = __phys_to_pfn(0x00010000),
  654. .length = SZ_32K,
  655. /* MT_MEMORY_NONCACHED requires supersection alignment */
  656. .type = MT_DEVICE,
  657. },
  658. };
  659. /* Contents of JTAG ID register used to identify exact cpu type */
  660. static struct davinci_id dm355_ids[] = {
  661. {
  662. .variant = 0x0,
  663. .part_no = 0xb73b,
  664. .manufacturer = 0x00f,
  665. .cpu_id = DAVINCI_CPU_ID_DM355,
  666. .name = "dm355",
  667. },
  668. };
  669. static void __iomem *dm355_psc_bases[] = {
  670. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  671. };
  672. /*
  673. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  674. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  675. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  676. * T1_TOP: Timer 1, top : <unused>
  677. */
  678. struct davinci_timer_info dm355_timer_info = {
  679. .timers = davinci_timer_instance,
  680. .clockevent_id = T0_BOT,
  681. .clocksource_id = T0_TOP,
  682. };
  683. static struct plat_serial8250_port dm355_serial_platform_data[] = {
  684. {
  685. .mapbase = DAVINCI_UART0_BASE,
  686. .irq = IRQ_UARTINT0,
  687. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  688. UPF_IOREMAP,
  689. .iotype = UPIO_MEM,
  690. .regshift = 2,
  691. },
  692. {
  693. .mapbase = DAVINCI_UART1_BASE,
  694. .irq = IRQ_UARTINT1,
  695. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  696. UPF_IOREMAP,
  697. .iotype = UPIO_MEM,
  698. .regshift = 2,
  699. },
  700. {
  701. .mapbase = DM355_UART2_BASE,
  702. .irq = IRQ_DM355_UARTINT2,
  703. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  704. UPF_IOREMAP,
  705. .iotype = UPIO_MEM,
  706. .regshift = 2,
  707. },
  708. {
  709. .flags = 0
  710. },
  711. };
  712. static struct platform_device dm355_serial_device = {
  713. .name = "serial8250",
  714. .id = PLAT8250_DEV_PLATFORM,
  715. .dev = {
  716. .platform_data = dm355_serial_platform_data,
  717. },
  718. };
  719. static struct davinci_soc_info davinci_soc_info_dm355 = {
  720. .io_desc = dm355_io_desc,
  721. .io_desc_num = ARRAY_SIZE(dm355_io_desc),
  722. .jtag_id_base = IO_ADDRESS(0x01c40028),
  723. .ids = dm355_ids,
  724. .ids_num = ARRAY_SIZE(dm355_ids),
  725. .cpu_clks = dm355_clks,
  726. .psc_bases = dm355_psc_bases,
  727. .psc_bases_num = ARRAY_SIZE(dm355_psc_bases),
  728. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  729. .pinmux_pins = dm355_pins,
  730. .pinmux_pins_num = ARRAY_SIZE(dm355_pins),
  731. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  732. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  733. .intc_irq_prios = dm355_default_priorities,
  734. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  735. .timer_info = &dm355_timer_info,
  736. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  737. .gpio_num = 104,
  738. .gpio_irq = IRQ_DM355_GPIOBNK0,
  739. .serial_dev = &dm355_serial_device,
  740. .sram_dma = 0x00010000,
  741. .sram_len = SZ_32K,
  742. };
  743. void __init dm355_init_asp1(u32 evt_enable, struct snd_platform_data *pdata)
  744. {
  745. /* we don't use ASP1 IRQs, or we'd need to mux them ... */
  746. if (evt_enable & ASP1_TX_EVT_EN)
  747. davinci_cfg_reg(DM355_EVT8_ASP1_TX);
  748. if (evt_enable & ASP1_RX_EVT_EN)
  749. davinci_cfg_reg(DM355_EVT9_ASP1_RX);
  750. dm355_asp1_device.dev.platform_data = pdata;
  751. platform_device_register(&dm355_asp1_device);
  752. }
  753. void __init dm355_init(void)
  754. {
  755. davinci_common_init(&davinci_soc_info_dm355);
  756. }
  757. static int __init dm355_init_devices(void)
  758. {
  759. if (!cpu_is_davinci_dm355())
  760. return 0;
  761. davinci_cfg_reg(DM355_INT_EDMA_CC);
  762. platform_device_register(&dm355_edma_device);
  763. platform_device_register(&dm355_vpss_device);
  764. /*
  765. * setup Mux configuration for vpfe input and register
  766. * vpfe capture platform device
  767. */
  768. davinci_cfg_reg(DM355_VIN_PCLK);
  769. davinci_cfg_reg(DM355_VIN_CAM_WEN);
  770. davinci_cfg_reg(DM355_VIN_CAM_VD);
  771. davinci_cfg_reg(DM355_VIN_CAM_HD);
  772. davinci_cfg_reg(DM355_VIN_YIN_EN);
  773. davinci_cfg_reg(DM355_VIN_CINL_EN);
  774. davinci_cfg_reg(DM355_VIN_CINH_EN);
  775. platform_device_register(&vpfe_capture_dev);
  776. return 0;
  777. }
  778. postcore_initcall(dm355_init_devices);