head.S 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * linux/arch/arm/kernel/head.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (c) 2003 ARM Limited
  6. * All Rights Reserved
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Kernel startup code for all 32-bit CPUs
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/domain.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/memory.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/system.h>
  23. #if (PHYS_OFFSET & 0x001fffff)
  24. #error "PHYS_OFFSET must be at an even 2MiB boundary!"
  25. #endif
  26. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  27. #define KERNEL_RAM_PADDR (PHYS_OFFSET + TEXT_OFFSET)
  28. /*
  29. * swapper_pg_dir is the virtual address of the initial page table.
  30. * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
  31. * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
  32. * the least significant 16 bits to be 0x8000, but we could probably
  33. * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
  34. */
  35. #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
  36. #error KERNEL_RAM_VADDR must start at 0xXXXX8000
  37. #endif
  38. .globl swapper_pg_dir
  39. .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
  40. .macro pgtbl, rd
  41. ldr \rd, =(KERNEL_RAM_PADDR - 0x4000)
  42. .endm
  43. #ifdef CONFIG_XIP_KERNEL
  44. #define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
  45. #define KERNEL_END _edata_loc
  46. #else
  47. #define KERNEL_START KERNEL_RAM_VADDR
  48. #define KERNEL_END _end
  49. #endif
  50. /*
  51. * Kernel startup entry point.
  52. * ---------------------------
  53. *
  54. * This is normally called from the decompressor code. The requirements
  55. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  56. * r1 = machine nr, r2 = atags pointer.
  57. *
  58. * This code is mostly position independent, so if you link the kernel at
  59. * 0xc0008000, you call this at __pa(0xc0008000).
  60. *
  61. * See linux/arch/arm/tools/mach-types for the complete list of machine
  62. * numbers for r1.
  63. *
  64. * We're trying to keep crap to a minimum; DO NOT add any machine specific
  65. * crap here - that's what the boot loader (or in extreme, well justified
  66. * circumstances, zImage) is for.
  67. */
  68. .section ".text.head", "ax"
  69. ENTRY(stext)
  70. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
  71. @ and irqs disabled
  72. mrc p15, 0, r9, c0, c0 @ get processor id
  73. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  74. movs r10, r5 @ invalid processor (r5=0)?
  75. beq __error_p @ yes, error 'p'
  76. bl __lookup_machine_type @ r5=machinfo
  77. movs r8, r5 @ invalid machine (r5=0)?
  78. beq __error_a @ yes, error 'a'
  79. bl __vet_atags
  80. bl __create_page_tables
  81. /*
  82. * The following calls CPU specific code in a position independent
  83. * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
  84. * xxx_proc_info structure selected by __lookup_machine_type
  85. * above. On return, the CPU will be ready for the MMU to be
  86. * turned on, and r0 will hold the CPU control register value.
  87. */
  88. ldr r13, __switch_data @ address to jump to after
  89. @ mmu has been enabled
  90. adr lr, BSYM(__enable_mmu) @ return (PIC) address
  91. ARM( add pc, r10, #PROCINFO_INITFUNC )
  92. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  93. THUMB( mov pc, r12 )
  94. ENDPROC(stext)
  95. #if defined(CONFIG_SMP)
  96. ENTRY(secondary_startup)
  97. /*
  98. * Common entry point for secondary CPUs.
  99. *
  100. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  101. * the processor type - there is no need to check the machine type
  102. * as it has already been validated by the primary processor.
  103. */
  104. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
  105. mrc p15, 0, r9, c0, c0 @ get processor id
  106. bl __lookup_processor_type
  107. movs r10, r5 @ invalid processor?
  108. moveq r0, #'p' @ yes, error 'p'
  109. beq __error
  110. /*
  111. * Use the page tables supplied from __cpu_up.
  112. */
  113. adr r4, __secondary_data
  114. ldmia r4, {r5, r7, r12} @ address to jump to after
  115. sub r4, r4, r5 @ mmu has been enabled
  116. ldr r4, [r7, r4] @ get secondary_data.pgdir
  117. adr lr, BSYM(__enable_mmu) @ return address
  118. mov r13, r12 @ __secondary_switched address
  119. ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
  120. @ (return control reg)
  121. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  122. THUMB( mov pc, r12 )
  123. ENDPROC(secondary_startup)
  124. /*
  125. * r6 = &secondary_data
  126. */
  127. ENTRY(__secondary_switched)
  128. ldr sp, [r7, #4] @ get secondary_data.stack
  129. mov fp, #0
  130. b secondary_start_kernel
  131. ENDPROC(__secondary_switched)
  132. .type __secondary_data, %object
  133. __secondary_data:
  134. .long .
  135. .long secondary_data
  136. .long __secondary_switched
  137. #endif /* defined(CONFIG_SMP) */
  138. /*
  139. * Setup common bits before finally enabling the MMU. Essentially
  140. * this is just loading the page table pointer and domain access
  141. * registers.
  142. */
  143. __enable_mmu:
  144. #ifdef CONFIG_ALIGNMENT_TRAP
  145. orr r0, r0, #CR_A
  146. #else
  147. bic r0, r0, #CR_A
  148. #endif
  149. #ifdef CONFIG_CPU_DCACHE_DISABLE
  150. bic r0, r0, #CR_C
  151. #endif
  152. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  153. bic r0, r0, #CR_Z
  154. #endif
  155. #ifdef CONFIG_CPU_ICACHE_DISABLE
  156. bic r0, r0, #CR_I
  157. #endif
  158. mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
  159. domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
  160. domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
  161. domain_val(DOMAIN_IO, DOMAIN_CLIENT))
  162. mcr p15, 0, r5, c3, c0, 0 @ load domain access register
  163. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  164. b __turn_mmu_on
  165. ENDPROC(__enable_mmu)
  166. /*
  167. * Enable the MMU. This completely changes the structure of the visible
  168. * memory space. You will not be able to trace execution through this.
  169. * If you have an enquiry about this, *please* check the linux-arm-kernel
  170. * mailing list archives BEFORE sending another post to the list.
  171. *
  172. * r0 = cp#15 control register
  173. * r13 = *virtual* address to jump to upon completion
  174. *
  175. * other registers depend on the function called upon completion
  176. */
  177. .align 5
  178. __turn_mmu_on:
  179. mov r0, r0
  180. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  181. mrc p15, 0, r3, c0, c0, 0 @ read id reg
  182. mov r3, r3
  183. mov r3, r13
  184. mov pc, r3
  185. ENDPROC(__turn_mmu_on)
  186. /*
  187. * Setup the initial page tables. We only setup the barest
  188. * amount which are required to get the kernel running, which
  189. * generally means mapping in the kernel code.
  190. *
  191. * r8 = machinfo
  192. * r9 = cpuid
  193. * r10 = procinfo
  194. *
  195. * Returns:
  196. * r0, r3, r6, r7 corrupted
  197. * r4 = physical page table address
  198. */
  199. __create_page_tables:
  200. pgtbl r4 @ page table address
  201. /*
  202. * Clear the 16K level 1 swapper page table
  203. */
  204. mov r0, r4
  205. mov r3, #0
  206. add r6, r0, #0x4000
  207. 1: str r3, [r0], #4
  208. str r3, [r0], #4
  209. str r3, [r0], #4
  210. str r3, [r0], #4
  211. teq r0, r6
  212. bne 1b
  213. ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
  214. /*
  215. * Create identity mapping for first MB of kernel to
  216. * cater for the MMU enable. This identity mapping
  217. * will be removed by paging_init(). We use our current program
  218. * counter to determine corresponding section base address.
  219. */
  220. mov r6, pc
  221. mov r6, r6, lsr #20 @ start of kernel section
  222. orr r3, r7, r6, lsl #20 @ flags + kernel base
  223. str r3, [r4, r6, lsl #2] @ identity mapping
  224. /*
  225. * Now setup the pagetables for our kernel direct
  226. * mapped region.
  227. */
  228. add r0, r4, #(KERNEL_START & 0xff000000) >> 18
  229. str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
  230. ldr r6, =(KERNEL_END - 1)
  231. add r0, r0, #4
  232. add r6, r4, r6, lsr #18
  233. 1: cmp r0, r6
  234. add r3, r3, #1 << 20
  235. strls r3, [r0], #4
  236. bls 1b
  237. #ifdef CONFIG_XIP_KERNEL
  238. /*
  239. * Map some ram to cover our .data and .bss areas.
  240. */
  241. orr r3, r7, #(KERNEL_RAM_PADDR & 0xff000000)
  242. .if (KERNEL_RAM_PADDR & 0x00f00000)
  243. orr r3, r3, #(KERNEL_RAM_PADDR & 0x00f00000)
  244. .endif
  245. add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18
  246. str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
  247. ldr r6, =(_end - 1)
  248. add r0, r0, #4
  249. add r6, r4, r6, lsr #18
  250. 1: cmp r0, r6
  251. add r3, r3, #1 << 20
  252. strls r3, [r0], #4
  253. bls 1b
  254. #endif
  255. /*
  256. * Then map first 1MB of ram in case it contains our boot params.
  257. */
  258. add r0, r4, #PAGE_OFFSET >> 18
  259. orr r6, r7, #(PHYS_OFFSET & 0xff000000)
  260. .if (PHYS_OFFSET & 0x00f00000)
  261. orr r6, r6, #(PHYS_OFFSET & 0x00f00000)
  262. .endif
  263. str r6, [r0]
  264. #ifdef CONFIG_DEBUG_LL
  265. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  266. /*
  267. * Map in IO space for serial debugging.
  268. * This allows debug messages to be output
  269. * via a serial console before paging_init.
  270. */
  271. ldr r3, [r8, #MACHINFO_PGOFFIO]
  272. add r0, r4, r3
  273. rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
  274. cmp r3, #0x0800 @ limit to 512MB
  275. movhi r3, #0x0800
  276. add r6, r0, r3
  277. ldr r3, [r8, #MACHINFO_PHYSIO]
  278. orr r3, r3, r7
  279. 1: str r3, [r0], #4
  280. add r3, r3, #1 << 20
  281. teq r0, r6
  282. bne 1b
  283. #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
  284. /*
  285. * If we're using the NetWinder or CATS, we also need to map
  286. * in the 16550-type serial port for the debug messages
  287. */
  288. add r0, r4, #0xff000000 >> 18
  289. orr r3, r7, #0x7c000000
  290. str r3, [r0]
  291. #endif
  292. #ifdef CONFIG_ARCH_RPC
  293. /*
  294. * Map in screen at 0x02000000 & SCREEN2_BASE
  295. * Similar reasons here - for debug. This is
  296. * only for Acorn RiscPC architectures.
  297. */
  298. add r0, r4, #0x02000000 >> 18
  299. orr r3, r7, #0x02000000
  300. str r3, [r0]
  301. add r0, r4, #0xd8000000 >> 18
  302. str r3, [r0]
  303. #endif
  304. #endif
  305. mov pc, lr
  306. ENDPROC(__create_page_tables)
  307. .ltorg
  308. #include "head-common.S"