dmaengine.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/dma-mapping.h>
  26. /**
  27. * typedef dma_cookie_t - an opaque DMA cookie
  28. *
  29. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  30. */
  31. typedef s32 dma_cookie_t;
  32. #define DMA_MIN_COOKIE 1
  33. #define DMA_MAX_COOKIE INT_MAX
  34. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  35. /**
  36. * enum dma_status - DMA transaction status
  37. * @DMA_SUCCESS: transaction completed successfully
  38. * @DMA_IN_PROGRESS: transaction not yet processed
  39. * @DMA_PAUSED: transaction is paused
  40. * @DMA_ERROR: transaction failed
  41. */
  42. enum dma_status {
  43. DMA_SUCCESS,
  44. DMA_IN_PROGRESS,
  45. DMA_PAUSED,
  46. DMA_ERROR,
  47. };
  48. /**
  49. * enum dma_transaction_type - DMA transaction types/indexes
  50. *
  51. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  52. * automatically set as dma devices are registered.
  53. */
  54. enum dma_transaction_type {
  55. DMA_MEMCPY,
  56. DMA_XOR,
  57. DMA_PQ,
  58. DMA_XOR_VAL,
  59. DMA_PQ_VAL,
  60. DMA_MEMSET,
  61. DMA_INTERRUPT,
  62. DMA_SG,
  63. DMA_PRIVATE,
  64. DMA_ASYNC_TX,
  65. DMA_SLAVE,
  66. DMA_CYCLIC,
  67. };
  68. /* last transaction type for creation of the capabilities mask */
  69. #define DMA_TX_TYPE_END (DMA_CYCLIC + 1)
  70. /**
  71. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  72. * control completion, and communicate status.
  73. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  74. * this transaction
  75. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  76. * acknowledges receipt, i.e. has has a chance to establish any dependency
  77. * chains
  78. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  79. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  80. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  81. * (if not set, do the source dma-unmapping as page)
  82. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  83. * (if not set, do the destination dma-unmapping as page)
  84. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  85. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  86. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  87. * sources that were the result of a previous operation, in the case of a PQ
  88. * operation it continues the calculation with new sources
  89. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  90. * on the result of this operation
  91. */
  92. enum dma_ctrl_flags {
  93. DMA_PREP_INTERRUPT = (1 << 0),
  94. DMA_CTRL_ACK = (1 << 1),
  95. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  96. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  97. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  98. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  99. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  100. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  101. DMA_PREP_CONTINUE = (1 << 8),
  102. DMA_PREP_FENCE = (1 << 9),
  103. };
  104. /**
  105. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  106. * on a running channel.
  107. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  108. * @DMA_PAUSE: pause ongoing transfers
  109. * @DMA_RESUME: resume paused transfer
  110. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  111. * that need to runtime reconfigure the slave channels (as opposed to passing
  112. * configuration data in statically from the platform). An additional
  113. * argument of struct dma_slave_config must be passed in with this
  114. * command.
  115. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  116. * into external start mode.
  117. */
  118. enum dma_ctrl_cmd {
  119. DMA_TERMINATE_ALL,
  120. DMA_PAUSE,
  121. DMA_RESUME,
  122. DMA_SLAVE_CONFIG,
  123. FSLDMA_EXTERNAL_START,
  124. };
  125. /**
  126. * enum sum_check_bits - bit position of pq_check_flags
  127. */
  128. enum sum_check_bits {
  129. SUM_CHECK_P = 0,
  130. SUM_CHECK_Q = 1,
  131. };
  132. /**
  133. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  134. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  135. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  136. */
  137. enum sum_check_flags {
  138. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  139. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  140. };
  141. /**
  142. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  143. * See linux/cpumask.h
  144. */
  145. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  146. /**
  147. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  148. * @memcpy_count: transaction counter
  149. * @bytes_transferred: byte counter
  150. */
  151. struct dma_chan_percpu {
  152. /* stats */
  153. unsigned long memcpy_count;
  154. unsigned long bytes_transferred;
  155. };
  156. /**
  157. * struct dma_chan - devices supply DMA channels, clients use them
  158. * @device: ptr to the dma device who supplies this channel, always !%NULL
  159. * @cookie: last cookie value returned to client
  160. * @chan_id: channel ID for sysfs
  161. * @dev: class device for sysfs
  162. * @device_node: used to add this to the device chan list
  163. * @local: per-cpu pointer to a struct dma_chan_percpu
  164. * @client-count: how many clients are using this channel
  165. * @table_count: number of appearances in the mem-to-mem allocation table
  166. * @private: private data for certain client-channel associations
  167. */
  168. struct dma_chan {
  169. struct dma_device *device;
  170. dma_cookie_t cookie;
  171. /* sysfs */
  172. int chan_id;
  173. struct dma_chan_dev *dev;
  174. struct list_head device_node;
  175. struct dma_chan_percpu __percpu *local;
  176. int client_count;
  177. int table_count;
  178. void *private;
  179. };
  180. /**
  181. * struct dma_chan_dev - relate sysfs device node to backing channel device
  182. * @chan - driver channel device
  183. * @device - sysfs device
  184. * @dev_id - parent dma_device dev_id
  185. * @idr_ref - reference count to gate release of dma_device dev_id
  186. */
  187. struct dma_chan_dev {
  188. struct dma_chan *chan;
  189. struct device device;
  190. int dev_id;
  191. atomic_t *idr_ref;
  192. };
  193. /**
  194. * enum dma_slave_buswidth - defines bus with of the DMA slave
  195. * device, source or target buses
  196. */
  197. enum dma_slave_buswidth {
  198. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  199. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  200. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  201. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  202. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  203. };
  204. /**
  205. * struct dma_slave_config - dma slave channel runtime config
  206. * @direction: whether the data shall go in or out on this slave
  207. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  208. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  209. * need to differentiate source and target addresses.
  210. * @src_addr: this is the physical address where DMA slave data
  211. * should be read (RX), if the source is memory this argument is
  212. * ignored.
  213. * @dst_addr: this is the physical address where DMA slave data
  214. * should be written (TX), if the source is memory this argument
  215. * is ignored.
  216. * @src_addr_width: this is the width in bytes of the source (RX)
  217. * register where DMA data shall be read. If the source
  218. * is memory this may be ignored depending on architecture.
  219. * Legal values: 1, 2, 4, 8.
  220. * @dst_addr_width: same as src_addr_width but for destination
  221. * target (TX) mutatis mutandis.
  222. * @src_maxburst: the maximum number of words (note: words, as in
  223. * units of the src_addr_width member, not bytes) that can be sent
  224. * in one burst to the device. Typically something like half the
  225. * FIFO depth on I/O peripherals so you don't overflow it. This
  226. * may or may not be applicable on memory sources.
  227. * @dst_maxburst: same as src_maxburst but for destination target
  228. * mutatis mutandis.
  229. *
  230. * This struct is passed in as configuration data to a DMA engine
  231. * in order to set up a certain channel for DMA transport at runtime.
  232. * The DMA device/engine has to provide support for an additional
  233. * command in the channel config interface, DMA_SLAVE_CONFIG
  234. * and this struct will then be passed in as an argument to the
  235. * DMA engine device_control() function.
  236. *
  237. * The rationale for adding configuration information to this struct
  238. * is as follows: if it is likely that most DMA slave controllers in
  239. * the world will support the configuration option, then make it
  240. * generic. If not: if it is fixed so that it be sent in static from
  241. * the platform data, then prefer to do that. Else, if it is neither
  242. * fixed at runtime, nor generic enough (such as bus mastership on
  243. * some CPU family and whatnot) then create a custom slave config
  244. * struct and pass that, then make this config a member of that
  245. * struct, if applicable.
  246. */
  247. struct dma_slave_config {
  248. enum dma_data_direction direction;
  249. dma_addr_t src_addr;
  250. dma_addr_t dst_addr;
  251. enum dma_slave_buswidth src_addr_width;
  252. enum dma_slave_buswidth dst_addr_width;
  253. u32 src_maxburst;
  254. u32 dst_maxburst;
  255. };
  256. static inline const char *dma_chan_name(struct dma_chan *chan)
  257. {
  258. return dev_name(&chan->dev->device);
  259. }
  260. void dma_chan_cleanup(struct kref *kref);
  261. /**
  262. * typedef dma_filter_fn - callback filter for dma_request_channel
  263. * @chan: channel to be reviewed
  264. * @filter_param: opaque parameter passed through dma_request_channel
  265. *
  266. * When this optional parameter is specified in a call to dma_request_channel a
  267. * suitable channel is passed to this routine for further dispositioning before
  268. * being returned. Where 'suitable' indicates a non-busy channel that
  269. * satisfies the given capability mask. It returns 'true' to indicate that the
  270. * channel is suitable.
  271. */
  272. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  273. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  274. /**
  275. * struct dma_async_tx_descriptor - async transaction descriptor
  276. * ---dma generic offload fields---
  277. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  278. * this tx is sitting on a dependency list
  279. * @flags: flags to augment operation preparation, control completion, and
  280. * communicate status
  281. * @phys: physical address of the descriptor
  282. * @chan: target channel for this operation
  283. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  284. * @callback: routine to call after this operation is complete
  285. * @callback_param: general parameter to pass to the callback routine
  286. * ---async_tx api specific fields---
  287. * @next: at completion submit this descriptor
  288. * @parent: pointer to the next level up in the dependency chain
  289. * @lock: protect the parent and next pointers
  290. */
  291. struct dma_async_tx_descriptor {
  292. dma_cookie_t cookie;
  293. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  294. dma_addr_t phys;
  295. struct dma_chan *chan;
  296. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  297. dma_async_tx_callback callback;
  298. void *callback_param;
  299. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  300. struct dma_async_tx_descriptor *next;
  301. struct dma_async_tx_descriptor *parent;
  302. spinlock_t lock;
  303. #endif
  304. };
  305. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  306. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  307. {
  308. }
  309. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  310. {
  311. }
  312. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  313. {
  314. BUG();
  315. }
  316. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  317. {
  318. }
  319. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  320. {
  321. }
  322. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  323. {
  324. return NULL;
  325. }
  326. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  327. {
  328. return NULL;
  329. }
  330. #else
  331. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  332. {
  333. spin_lock_bh(&txd->lock);
  334. }
  335. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  336. {
  337. spin_unlock_bh(&txd->lock);
  338. }
  339. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  340. {
  341. txd->next = next;
  342. next->parent = txd;
  343. }
  344. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  345. {
  346. txd->parent = NULL;
  347. }
  348. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  349. {
  350. txd->next = NULL;
  351. }
  352. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  353. {
  354. return txd->parent;
  355. }
  356. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  357. {
  358. return txd->next;
  359. }
  360. #endif
  361. /**
  362. * struct dma_tx_state - filled in to report the status of
  363. * a transfer.
  364. * @last: last completed DMA cookie
  365. * @used: last issued DMA cookie (i.e. the one in progress)
  366. * @residue: the remaining number of bytes left to transmit
  367. * on the selected transfer for states DMA_IN_PROGRESS and
  368. * DMA_PAUSED if this is implemented in the driver, else 0
  369. */
  370. struct dma_tx_state {
  371. dma_cookie_t last;
  372. dma_cookie_t used;
  373. u32 residue;
  374. };
  375. /**
  376. * struct dma_device - info on the entity supplying DMA services
  377. * @chancnt: how many DMA channels are supported
  378. * @privatecnt: how many DMA channels are requested by dma_request_channel
  379. * @channels: the list of struct dma_chan
  380. * @global_node: list_head for global dma_device_list
  381. * @cap_mask: one or more dma_capability flags
  382. * @max_xor: maximum number of xor sources, 0 if no capability
  383. * @max_pq: maximum number of PQ sources and PQ-continue capability
  384. * @copy_align: alignment shift for memcpy operations
  385. * @xor_align: alignment shift for xor operations
  386. * @pq_align: alignment shift for pq operations
  387. * @fill_align: alignment shift for memset operations
  388. * @dev_id: unique device ID
  389. * @dev: struct device reference for dma mapping api
  390. * @device_alloc_chan_resources: allocate resources and return the
  391. * number of allocated descriptors
  392. * @device_free_chan_resources: release DMA channel's resources
  393. * @device_prep_dma_memcpy: prepares a memcpy operation
  394. * @device_prep_dma_xor: prepares a xor operation
  395. * @device_prep_dma_xor_val: prepares a xor validation operation
  396. * @device_prep_dma_pq: prepares a pq operation
  397. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  398. * @device_prep_dma_memset: prepares a memset operation
  399. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  400. * @device_prep_slave_sg: prepares a slave dma operation
  401. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  402. * The function takes a buffer of size buf_len. The callback function will
  403. * be called after period_len bytes have been transferred.
  404. * @device_control: manipulate all pending operations on a channel, returns
  405. * zero or error code
  406. * @device_tx_status: poll for transaction completion, the optional
  407. * txstate parameter can be supplied with a pointer to get a
  408. * struct with auxilary transfer status information, otherwise the call
  409. * will just return a simple status code
  410. * @device_issue_pending: push pending transactions to hardware
  411. */
  412. struct dma_device {
  413. unsigned int chancnt;
  414. unsigned int privatecnt;
  415. struct list_head channels;
  416. struct list_head global_node;
  417. dma_cap_mask_t cap_mask;
  418. unsigned short max_xor;
  419. unsigned short max_pq;
  420. u8 copy_align;
  421. u8 xor_align;
  422. u8 pq_align;
  423. u8 fill_align;
  424. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  425. int dev_id;
  426. struct device *dev;
  427. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  428. void (*device_free_chan_resources)(struct dma_chan *chan);
  429. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  430. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  431. size_t len, unsigned long flags);
  432. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  433. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  434. unsigned int src_cnt, size_t len, unsigned long flags);
  435. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  436. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  437. size_t len, enum sum_check_flags *result, unsigned long flags);
  438. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  439. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  440. unsigned int src_cnt, const unsigned char *scf,
  441. size_t len, unsigned long flags);
  442. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  443. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  444. unsigned int src_cnt, const unsigned char *scf, size_t len,
  445. enum sum_check_flags *pqres, unsigned long flags);
  446. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  447. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  448. unsigned long flags);
  449. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  450. struct dma_chan *chan, unsigned long flags);
  451. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  452. struct dma_chan *chan,
  453. struct scatterlist *dst_sg, unsigned int dst_nents,
  454. struct scatterlist *src_sg, unsigned int src_nents,
  455. unsigned long flags);
  456. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  457. struct dma_chan *chan, struct scatterlist *sgl,
  458. unsigned int sg_len, enum dma_data_direction direction,
  459. unsigned long flags);
  460. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  461. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  462. size_t period_len, enum dma_data_direction direction);
  463. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  464. unsigned long arg);
  465. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  466. dma_cookie_t cookie,
  467. struct dma_tx_state *txstate);
  468. void (*device_issue_pending)(struct dma_chan *chan);
  469. };
  470. static inline int dmaengine_device_control(struct dma_chan *chan,
  471. enum dma_ctrl_cmd cmd,
  472. unsigned long arg)
  473. {
  474. return chan->device->device_control(chan, cmd, arg);
  475. }
  476. static inline int dmaengine_slave_config(struct dma_chan *chan,
  477. struct dma_slave_config *config)
  478. {
  479. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  480. (unsigned long)config);
  481. }
  482. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  483. {
  484. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  485. }
  486. static inline int dmaengine_pause(struct dma_chan *chan)
  487. {
  488. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  489. }
  490. static inline int dmaengine_resume(struct dma_chan *chan)
  491. {
  492. return dmaengine_device_control(chan, DMA_RESUME, 0);
  493. }
  494. static inline int dmaengine_submit(struct dma_async_tx_descriptor *desc)
  495. {
  496. return desc->tx_submit(desc);
  497. }
  498. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  499. {
  500. size_t mask;
  501. if (!align)
  502. return true;
  503. mask = (1 << align) - 1;
  504. if (mask & (off1 | off2 | len))
  505. return false;
  506. return true;
  507. }
  508. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  509. size_t off2, size_t len)
  510. {
  511. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  512. }
  513. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  514. size_t off2, size_t len)
  515. {
  516. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  517. }
  518. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  519. size_t off2, size_t len)
  520. {
  521. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  522. }
  523. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  524. size_t off2, size_t len)
  525. {
  526. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  527. }
  528. static inline void
  529. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  530. {
  531. dma->max_pq = maxpq;
  532. if (has_pq_continue)
  533. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  534. }
  535. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  536. {
  537. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  538. }
  539. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  540. {
  541. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  542. return (flags & mask) == mask;
  543. }
  544. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  545. {
  546. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  547. }
  548. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  549. {
  550. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  551. }
  552. /* dma_maxpq - reduce maxpq in the face of continued operations
  553. * @dma - dma device with PQ capability
  554. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  555. *
  556. * When an engine does not support native continuation we need 3 extra
  557. * source slots to reuse P and Q with the following coefficients:
  558. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  559. * 2/ {01} * Q : use Q to continue Q' calculation
  560. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  561. *
  562. * In the case where P is disabled we only need 1 extra source:
  563. * 1/ {01} * Q : use Q to continue Q' calculation
  564. */
  565. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  566. {
  567. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  568. return dma_dev_to_maxpq(dma);
  569. else if (dmaf_p_disabled_continue(flags))
  570. return dma_dev_to_maxpq(dma) - 1;
  571. else if (dmaf_continue(flags))
  572. return dma_dev_to_maxpq(dma) - 3;
  573. BUG();
  574. }
  575. /* --- public DMA engine API --- */
  576. #ifdef CONFIG_DMA_ENGINE
  577. void dmaengine_get(void);
  578. void dmaengine_put(void);
  579. #else
  580. static inline void dmaengine_get(void)
  581. {
  582. }
  583. static inline void dmaengine_put(void)
  584. {
  585. }
  586. #endif
  587. #ifdef CONFIG_NET_DMA
  588. #define net_dmaengine_get() dmaengine_get()
  589. #define net_dmaengine_put() dmaengine_put()
  590. #else
  591. static inline void net_dmaengine_get(void)
  592. {
  593. }
  594. static inline void net_dmaengine_put(void)
  595. {
  596. }
  597. #endif
  598. #ifdef CONFIG_ASYNC_TX_DMA
  599. #define async_dmaengine_get() dmaengine_get()
  600. #define async_dmaengine_put() dmaengine_put()
  601. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  602. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  603. #else
  604. #define async_dma_find_channel(type) dma_find_channel(type)
  605. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  606. #else
  607. static inline void async_dmaengine_get(void)
  608. {
  609. }
  610. static inline void async_dmaengine_put(void)
  611. {
  612. }
  613. static inline struct dma_chan *
  614. async_dma_find_channel(enum dma_transaction_type type)
  615. {
  616. return NULL;
  617. }
  618. #endif /* CONFIG_ASYNC_TX_DMA */
  619. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  620. void *dest, void *src, size_t len);
  621. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  622. struct page *page, unsigned int offset, void *kdata, size_t len);
  623. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  624. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  625. unsigned int src_off, size_t len);
  626. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  627. struct dma_chan *chan);
  628. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  629. {
  630. tx->flags |= DMA_CTRL_ACK;
  631. }
  632. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  633. {
  634. tx->flags &= ~DMA_CTRL_ACK;
  635. }
  636. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  637. {
  638. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  639. }
  640. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  641. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  642. {
  643. return min_t(int, DMA_TX_TYPE_END,
  644. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  645. }
  646. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  647. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  648. {
  649. return min_t(int, DMA_TX_TYPE_END,
  650. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  651. }
  652. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  653. static inline void
  654. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  655. {
  656. set_bit(tx_type, dstp->bits);
  657. }
  658. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  659. static inline void
  660. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  661. {
  662. clear_bit(tx_type, dstp->bits);
  663. }
  664. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  665. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  666. {
  667. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  668. }
  669. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  670. static inline int
  671. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  672. {
  673. return test_bit(tx_type, srcp->bits);
  674. }
  675. #define for_each_dma_cap_mask(cap, mask) \
  676. for ((cap) = first_dma_cap(mask); \
  677. (cap) < DMA_TX_TYPE_END; \
  678. (cap) = next_dma_cap((cap), (mask)))
  679. /**
  680. * dma_async_issue_pending - flush pending transactions to HW
  681. * @chan: target DMA channel
  682. *
  683. * This allows drivers to push copies to HW in batches,
  684. * reducing MMIO writes where possible.
  685. */
  686. static inline void dma_async_issue_pending(struct dma_chan *chan)
  687. {
  688. chan->device->device_issue_pending(chan);
  689. }
  690. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  691. /**
  692. * dma_async_is_tx_complete - poll for transaction completion
  693. * @chan: DMA channel
  694. * @cookie: transaction identifier to check status of
  695. * @last: returns last completed cookie, can be NULL
  696. * @used: returns last issued cookie, can be NULL
  697. *
  698. * If @last and @used are passed in, upon return they reflect the driver
  699. * internal state and can be used with dma_async_is_complete() to check
  700. * the status of multiple cookies without re-checking hardware state.
  701. */
  702. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  703. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  704. {
  705. struct dma_tx_state state;
  706. enum dma_status status;
  707. status = chan->device->device_tx_status(chan, cookie, &state);
  708. if (last)
  709. *last = state.last;
  710. if (used)
  711. *used = state.used;
  712. return status;
  713. }
  714. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  715. dma_async_is_tx_complete(chan, cookie, last, used)
  716. /**
  717. * dma_async_is_complete - test a cookie against chan state
  718. * @cookie: transaction identifier to test status of
  719. * @last_complete: last know completed transaction
  720. * @last_used: last cookie value handed out
  721. *
  722. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  723. * the test logic is separated for lightweight testing of multiple cookies
  724. */
  725. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  726. dma_cookie_t last_complete, dma_cookie_t last_used)
  727. {
  728. if (last_complete <= last_used) {
  729. if ((cookie <= last_complete) || (cookie > last_used))
  730. return DMA_SUCCESS;
  731. } else {
  732. if ((cookie <= last_complete) && (cookie > last_used))
  733. return DMA_SUCCESS;
  734. }
  735. return DMA_IN_PROGRESS;
  736. }
  737. static inline void
  738. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  739. {
  740. if (st) {
  741. st->last = last;
  742. st->used = used;
  743. st->residue = residue;
  744. }
  745. }
  746. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  747. #ifdef CONFIG_DMA_ENGINE
  748. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  749. void dma_issue_pending_all(void);
  750. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  751. void dma_release_channel(struct dma_chan *chan);
  752. #else
  753. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  754. {
  755. return DMA_SUCCESS;
  756. }
  757. static inline void dma_issue_pending_all(void)
  758. {
  759. }
  760. static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
  761. dma_filter_fn fn, void *fn_param)
  762. {
  763. return NULL;
  764. }
  765. static inline void dma_release_channel(struct dma_chan *chan)
  766. {
  767. }
  768. #endif
  769. /* --- DMA device --- */
  770. int dma_async_device_register(struct dma_device *device);
  771. void dma_async_device_unregister(struct dma_device *device);
  772. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  773. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  774. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  775. /* --- Helper iov-locking functions --- */
  776. struct dma_page_list {
  777. char __user *base_address;
  778. int nr_pages;
  779. struct page **pages;
  780. };
  781. struct dma_pinned_list {
  782. int nr_iovecs;
  783. struct dma_page_list page_list[0];
  784. };
  785. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  786. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  787. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  788. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  789. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  790. struct dma_pinned_list *pinned_list, struct page *page,
  791. unsigned int offset, size_t len);
  792. #endif /* DMAENGINE_H */