setup-r8a7790.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * r8a7790 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/irq.h>
  21. #include <linux/irqchip.h>
  22. #include <linux/kernel.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/serial_sci.h>
  25. #include <linux/platform_data/irq-renesas-irqc.h>
  26. #include <mach/common.h>
  27. #include <mach/irqs.h>
  28. #include <mach/r8a7790.h>
  29. #include <asm/mach/arch.h>
  30. static const struct resource pfc_resources[] = {
  31. DEFINE_RES_MEM(0xe6060000, 0x250),
  32. DEFINE_RES_MEM(0xe6050000, 0x5050),
  33. };
  34. void __init r8a7790_pinmux_init(void)
  35. {
  36. platform_device_register_simple("pfc-r8a7790", -1, pfc_resources,
  37. ARRAY_SIZE(pfc_resources));
  38. }
  39. #define SCIF_COMMON(scif_type, baseaddr, irq) \
  40. .type = scif_type, \
  41. .mapbase = baseaddr, \
  42. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  43. .irqs = SCIx_IRQ_MUXED(irq)
  44. #define SCIFA_DATA(index, baseaddr, irq) \
  45. [index] = { \
  46. SCIF_COMMON(PORT_SCIFA, baseaddr, irq), \
  47. .scbrr_algo_id = SCBRR_ALGO_4, \
  48. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE0, \
  49. }
  50. #define SCIFB_DATA(index, baseaddr, irq) \
  51. [index] = { \
  52. SCIF_COMMON(PORT_SCIFB, baseaddr, irq), \
  53. .scbrr_algo_id = SCBRR_ALGO_4, \
  54. .scscr = SCSCR_RE | SCSCR_TE, \
  55. }
  56. #define SCIF_DATA(index, baseaddr, irq) \
  57. [index] = { \
  58. SCIF_COMMON(PORT_SCIF, baseaddr, irq), \
  59. .scbrr_algo_id = SCBRR_ALGO_2, \
  60. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1, \
  61. }
  62. #define HSCIF_DATA(index, baseaddr, irq) \
  63. [index] = { \
  64. SCIF_COMMON(PORT_HSCIF, baseaddr, irq), \
  65. .scbrr_algo_id = SCBRR_ALGO_6, \
  66. .scscr = SCSCR_RE | SCSCR_TE, \
  67. }
  68. enum { SCIFA0, SCIFA1, SCIFB0, SCIFB1, SCIFB2, SCIFA2, SCIF0, SCIF1,
  69. HSCIF0, HSCIF1 };
  70. static const struct plat_sci_port scif[] = {
  71. SCIFA_DATA(SCIFA0, 0xe6c40000, gic_spi(144)), /* SCIFA0 */
  72. SCIFA_DATA(SCIFA1, 0xe6c50000, gic_spi(145)), /* SCIFA1 */
  73. SCIFB_DATA(SCIFB0, 0xe6c20000, gic_spi(148)), /* SCIFB0 */
  74. SCIFB_DATA(SCIFB1, 0xe6c30000, gic_spi(149)), /* SCIFB1 */
  75. SCIFB_DATA(SCIFB2, 0xe6ce0000, gic_spi(150)), /* SCIFB2 */
  76. SCIFA_DATA(SCIFA2, 0xe6c60000, gic_spi(151)), /* SCIFA2 */
  77. SCIF_DATA(SCIF0, 0xe6e60000, gic_spi(152)), /* SCIF0 */
  78. SCIF_DATA(SCIF1, 0xe6e68000, gic_spi(153)), /* SCIF1 */
  79. HSCIF_DATA(HSCIF0, 0xe62c0000, gic_spi(154)), /* HSCIF0 */
  80. HSCIF_DATA(HSCIF1, 0xe62c8000, gic_spi(155)), /* HSCIF1 */
  81. };
  82. static inline void r8a7790_register_scif(int idx)
  83. {
  84. platform_device_register_data(&platform_bus, "sh-sci", idx, &scif[idx],
  85. sizeof(struct plat_sci_port));
  86. }
  87. static struct renesas_irqc_config irqc0_data = {
  88. .irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */
  89. };
  90. static struct resource irqc0_resources[] = {
  91. DEFINE_RES_MEM(0xe61c0000, 0x200), /* IRQC Event Detector Block_0 */
  92. DEFINE_RES_IRQ(gic_spi(0)), /* IRQ0 */
  93. DEFINE_RES_IRQ(gic_spi(1)), /* IRQ1 */
  94. DEFINE_RES_IRQ(gic_spi(2)), /* IRQ2 */
  95. DEFINE_RES_IRQ(gic_spi(3)), /* IRQ3 */
  96. };
  97. #define r8a7790_register_irqc(idx) \
  98. platform_device_register_resndata(&platform_bus, "renesas_irqc", \
  99. idx, irqc##idx##_resources, \
  100. ARRAY_SIZE(irqc##idx##_resources), \
  101. &irqc##idx##_data, \
  102. sizeof(struct renesas_irqc_config))
  103. void __init r8a7790_add_standard_devices(void)
  104. {
  105. r8a7790_register_scif(SCIFA0);
  106. r8a7790_register_scif(SCIFA1);
  107. r8a7790_register_scif(SCIFB0);
  108. r8a7790_register_scif(SCIFB1);
  109. r8a7790_register_scif(SCIFB2);
  110. r8a7790_register_scif(SCIFA2);
  111. r8a7790_register_scif(SCIF0);
  112. r8a7790_register_scif(SCIF1);
  113. r8a7790_register_scif(HSCIF0);
  114. r8a7790_register_scif(HSCIF1);
  115. r8a7790_register_irqc(0);
  116. }
  117. void __init r8a7790_timer_init(void)
  118. {
  119. void __iomem *cntcr;
  120. /* make sure arch timer is started by setting bit 0 of CNTCT */
  121. cntcr = ioremap(0xe6080000, PAGE_SIZE);
  122. iowrite32(1, cntcr);
  123. iounmap(cntcr);
  124. shmobile_timer_init();
  125. }
  126. #ifdef CONFIG_USE_OF
  127. void __init r8a7790_add_standard_devices_dt(void)
  128. {
  129. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  130. }
  131. static const char *r8a7790_boards_compat_dt[] __initdata = {
  132. "renesas,r8a7790",
  133. NULL,
  134. };
  135. DT_MACHINE_START(R8A7790_DT, "Generic R8A7790 (Flattened Device Tree)")
  136. .init_irq = irqchip_init,
  137. .init_machine = r8a7790_add_standard_devices_dt,
  138. .init_time = r8a7790_timer_init,
  139. .dt_compat = r8a7790_boards_compat_dt,
  140. MACHINE_END
  141. #endif /* CONFIG_USE_OF */