ata_piix.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "1.05"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGN_PRESENT = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_FLAG_COMBINED = (1 << 29), /* combined mode possible */
  105. /* ICH6/7 use different scheme for map value */
  106. PIIX_FLAG_COMBINED_ICH6 = PIIX_FLAG_COMBINED | (1 << 30),
  107. /* combined mode. if set, PATA is channel 0.
  108. * if clear, PATA is channel 1.
  109. */
  110. PIIX_COMB_PATA_P0 = (1 << 1),
  111. PIIX_COMB = (1 << 2), /* combined mode enabled? */
  112. PIIX_PORT_ENABLED = (1 << 0),
  113. PIIX_PORT_PRESENT = (1 << 4),
  114. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  115. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  116. /* controller IDs */
  117. piix4_pata = 0,
  118. ich5_pata = 1,
  119. ich5_sata = 2,
  120. esb_sata = 3,
  121. ich6_sata = 4,
  122. ich6_sata_ahci = 5,
  123. ich6m_sata_ahci = 6,
  124. PIIX_AHCI_DEVICE = 6,
  125. };
  126. static int piix_init_one (struct pci_dev *pdev,
  127. const struct pci_device_id *ent);
  128. static int piix_pata_probe_reset(struct ata_port *ap, unsigned int *classes);
  129. static int piix_sata_probe_reset(struct ata_port *ap, unsigned int *classes);
  130. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  131. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  132. static unsigned int in_module_init = 1;
  133. static const struct pci_device_id piix_pci_tbl[] = {
  134. #ifdef ATA_ENABLE_PATA
  135. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  136. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  137. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  138. #endif
  139. /* NOTE: The following PCI ids must be kept in sync with the
  140. * list in drivers/pci/quirks.c.
  141. */
  142. /* 82801EB (ICH5) */
  143. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  144. /* 82801EB (ICH5) */
  145. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  146. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  147. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  148. /* 6300ESB pretending RAID */
  149. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  150. /* 82801FB/FW (ICH6/ICH6W) */
  151. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  152. /* 82801FR/FRW (ICH6R/ICH6RW) */
  153. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  154. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  155. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  156. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  157. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  158. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  159. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  160. /* Enterprise Southbridge 2 (where's the datasheet?) */
  161. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  162. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  163. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  164. /* SATA Controller 2 IDE (ICH8, ditto) */
  165. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  166. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  167. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  168. { } /* terminate list */
  169. };
  170. static struct pci_driver piix_pci_driver = {
  171. .name = DRV_NAME,
  172. .id_table = piix_pci_tbl,
  173. .probe = piix_init_one,
  174. .remove = ata_pci_remove_one,
  175. .suspend = ata_pci_device_suspend,
  176. .resume = ata_pci_device_resume,
  177. };
  178. static struct scsi_host_template piix_sht = {
  179. .module = THIS_MODULE,
  180. .name = DRV_NAME,
  181. .ioctl = ata_scsi_ioctl,
  182. .queuecommand = ata_scsi_queuecmd,
  183. .eh_timed_out = ata_scsi_timed_out,
  184. .eh_strategy_handler = ata_scsi_error,
  185. .can_queue = ATA_DEF_QUEUE,
  186. .this_id = ATA_SHT_THIS_ID,
  187. .sg_tablesize = LIBATA_MAX_PRD,
  188. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  189. .emulated = ATA_SHT_EMULATED,
  190. .use_clustering = ATA_SHT_USE_CLUSTERING,
  191. .proc_name = DRV_NAME,
  192. .dma_boundary = ATA_DMA_BOUNDARY,
  193. .slave_configure = ata_scsi_slave_config,
  194. .bios_param = ata_std_bios_param,
  195. .resume = ata_scsi_device_resume,
  196. .suspend = ata_scsi_device_suspend,
  197. };
  198. static const struct ata_port_operations piix_pata_ops = {
  199. .port_disable = ata_port_disable,
  200. .set_piomode = piix_set_piomode,
  201. .set_dmamode = piix_set_dmamode,
  202. .tf_load = ata_tf_load,
  203. .tf_read = ata_tf_read,
  204. .check_status = ata_check_status,
  205. .exec_command = ata_exec_command,
  206. .dev_select = ata_std_dev_select,
  207. .probe_reset = piix_pata_probe_reset,
  208. .bmdma_setup = ata_bmdma_setup,
  209. .bmdma_start = ata_bmdma_start,
  210. .bmdma_stop = ata_bmdma_stop,
  211. .bmdma_status = ata_bmdma_status,
  212. .qc_prep = ata_qc_prep,
  213. .qc_issue = ata_qc_issue_prot,
  214. .eng_timeout = ata_eng_timeout,
  215. .irq_handler = ata_interrupt,
  216. .irq_clear = ata_bmdma_irq_clear,
  217. .port_start = ata_port_start,
  218. .port_stop = ata_port_stop,
  219. .host_stop = ata_host_stop,
  220. };
  221. static const struct ata_port_operations piix_sata_ops = {
  222. .port_disable = ata_port_disable,
  223. .tf_load = ata_tf_load,
  224. .tf_read = ata_tf_read,
  225. .check_status = ata_check_status,
  226. .exec_command = ata_exec_command,
  227. .dev_select = ata_std_dev_select,
  228. .probe_reset = piix_sata_probe_reset,
  229. .bmdma_setup = ata_bmdma_setup,
  230. .bmdma_start = ata_bmdma_start,
  231. .bmdma_stop = ata_bmdma_stop,
  232. .bmdma_status = ata_bmdma_status,
  233. .qc_prep = ata_qc_prep,
  234. .qc_issue = ata_qc_issue_prot,
  235. .eng_timeout = ata_eng_timeout,
  236. .irq_handler = ata_interrupt,
  237. .irq_clear = ata_bmdma_irq_clear,
  238. .port_start = ata_port_start,
  239. .port_stop = ata_port_stop,
  240. .host_stop = ata_host_stop,
  241. };
  242. static struct ata_port_info piix_port_info[] = {
  243. /* piix4_pata */
  244. {
  245. .sht = &piix_sht,
  246. .host_flags = ATA_FLAG_SLAVE_POSS,
  247. .pio_mask = 0x1f, /* pio0-4 */
  248. #if 0
  249. .mwdma_mask = 0x06, /* mwdma1-2 */
  250. #else
  251. .mwdma_mask = 0x00, /* mwdma broken */
  252. #endif
  253. .udma_mask = ATA_UDMA_MASK_40C,
  254. .port_ops = &piix_pata_ops,
  255. },
  256. /* ich5_pata */
  257. {
  258. .sht = &piix_sht,
  259. .host_flags = ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  260. .pio_mask = 0x1f, /* pio0-4 */
  261. #if 0
  262. .mwdma_mask = 0x06, /* mwdma1-2 */
  263. #else
  264. .mwdma_mask = 0x00, /* mwdma broken */
  265. #endif
  266. .udma_mask = 0x3f, /* udma0-5 */
  267. .port_ops = &piix_pata_ops,
  268. },
  269. /* ich5_sata */
  270. {
  271. .sht = &piix_sht,
  272. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  273. PIIX_FLAG_CHECKINTR,
  274. .pio_mask = 0x1f, /* pio0-4 */
  275. .mwdma_mask = 0x07, /* mwdma0-2 */
  276. .udma_mask = 0x7f, /* udma0-6 */
  277. .port_ops = &piix_sata_ops,
  278. },
  279. /* i6300esb_sata */
  280. {
  281. .sht = &piix_sht,
  282. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  283. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGN_PRESENT,
  284. .pio_mask = 0x1f, /* pio0-4 */
  285. .mwdma_mask = 0x07, /* mwdma0-2 */
  286. .udma_mask = 0x7f, /* udma0-6 */
  287. .port_ops = &piix_sata_ops,
  288. },
  289. /* ich6_sata */
  290. {
  291. .sht = &piix_sht,
  292. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  293. PIIX_FLAG_CHECKINTR | ATA_FLAG_SLAVE_POSS |
  294. PIIX_FLAG_SCR,
  295. .pio_mask = 0x1f, /* pio0-4 */
  296. .mwdma_mask = 0x07, /* mwdma0-2 */
  297. .udma_mask = 0x7f, /* udma0-6 */
  298. .port_ops = &piix_sata_ops,
  299. },
  300. /* ich6_sata_ahci */
  301. {
  302. .sht = &piix_sht,
  303. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  304. PIIX_FLAG_CHECKINTR | ATA_FLAG_SLAVE_POSS |
  305. PIIX_FLAG_SCR | PIIX_FLAG_AHCI,
  306. .pio_mask = 0x1f, /* pio0-4 */
  307. .mwdma_mask = 0x07, /* mwdma0-2 */
  308. .udma_mask = 0x7f, /* udma0-6 */
  309. .port_ops = &piix_sata_ops,
  310. },
  311. /* ich6m_sata_ahci */
  312. {
  313. .sht = &piix_sht,
  314. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  315. PIIX_FLAG_CHECKINTR | ATA_FLAG_SLAVE_POSS |
  316. PIIX_FLAG_SCR | PIIX_FLAG_AHCI,
  317. .pio_mask = 0x1f, /* pio0-4 */
  318. .mwdma_mask = 0x07, /* mwdma0-2 */
  319. .udma_mask = 0x7f, /* udma0-6 */
  320. .port_ops = &piix_sata_ops,
  321. },
  322. };
  323. static struct pci_bits piix_enable_bits[] = {
  324. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  325. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  326. };
  327. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  328. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  329. MODULE_LICENSE("GPL");
  330. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  331. MODULE_VERSION(DRV_VERSION);
  332. /**
  333. * piix_pata_cbl_detect - Probe host controller cable detect info
  334. * @ap: Port for which cable detect info is desired
  335. *
  336. * Read 80c cable indicator from ATA PCI device's PCI config
  337. * register. This register is normally set by firmware (BIOS).
  338. *
  339. * LOCKING:
  340. * None (inherited from caller).
  341. */
  342. static void piix_pata_cbl_detect(struct ata_port *ap)
  343. {
  344. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  345. u8 tmp, mask;
  346. /* no 80c support in host controller? */
  347. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  348. goto cbl40;
  349. /* check BIOS cable detect results */
  350. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  351. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  352. if ((tmp & mask) == 0)
  353. goto cbl40;
  354. ap->cbl = ATA_CBL_PATA80;
  355. return;
  356. cbl40:
  357. ap->cbl = ATA_CBL_PATA40;
  358. ap->udma_mask &= ATA_UDMA_MASK_40C;
  359. }
  360. /**
  361. * piix_pata_probeinit - probeinit for PATA host controller
  362. * @ap: Target port
  363. *
  364. * Probeinit including cable detection.
  365. *
  366. * LOCKING:
  367. * None (inherited from caller).
  368. */
  369. static void piix_pata_probeinit(struct ata_port *ap)
  370. {
  371. piix_pata_cbl_detect(ap);
  372. ata_std_probeinit(ap);
  373. }
  374. /**
  375. * piix_pata_probe_reset - Perform reset on PATA port and classify
  376. * @ap: Port to reset
  377. * @classes: Resulting classes of attached devices
  378. *
  379. * Reset PATA phy and classify attached devices.
  380. *
  381. * LOCKING:
  382. * None (inherited from caller).
  383. */
  384. static int piix_pata_probe_reset(struct ata_port *ap, unsigned int *classes)
  385. {
  386. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  387. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  388. printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
  389. return 0;
  390. }
  391. return ata_drive_probe_reset(ap, piix_pata_probeinit,
  392. ata_std_softreset, NULL,
  393. ata_std_postreset, classes);
  394. }
  395. /**
  396. * piix_sata_probe - Probe PCI device for present SATA devices
  397. * @ap: Port associated with the PCI device we wish to probe
  398. *
  399. * Reads SATA PCI device's PCI config register Port Configuration
  400. * and Status (PCS) to determine port and device availability.
  401. *
  402. * LOCKING:
  403. * None (inherited from caller).
  404. *
  405. * RETURNS:
  406. * Non-zero if port is enabled, it may or may not have a device
  407. * attached in that case (PRESENT bit would only be set if BIOS probe
  408. * was done). Zero is returned if port is disabled.
  409. */
  410. static int piix_sata_probe (struct ata_port *ap)
  411. {
  412. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  413. int combined = (ap->flags & ATA_FLAG_SLAVE_POSS);
  414. int orig_mask, mask, i;
  415. u8 pcs;
  416. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  417. orig_mask = (int) pcs & 0xff;
  418. /* TODO: this is vaguely wrong for ICH6 combined mode,
  419. * where only two of the four SATA ports are mapped
  420. * onto a single ATA channel. It is also vaguely inaccurate
  421. * for ICH5, which has only two ports. However, this is ok,
  422. * as further device presence detection code will handle
  423. * any false positives produced here.
  424. */
  425. for (i = 0; i < 4; i++) {
  426. mask = (PIIX_PORT_ENABLED << i);
  427. if ((orig_mask & mask) == mask)
  428. if (combined || (i == ap->hard_port_no))
  429. return 1;
  430. }
  431. return 0;
  432. }
  433. /**
  434. * piix_sata_probe_reset - Perform reset on SATA port and classify
  435. * @ap: Port to reset
  436. * @classes: Resulting classes of attached devices
  437. *
  438. * Reset SATA phy and classify attached devices.
  439. *
  440. * LOCKING:
  441. * None (inherited from caller).
  442. */
  443. static int piix_sata_probe_reset(struct ata_port *ap, unsigned int *classes)
  444. {
  445. if (!piix_sata_probe(ap)) {
  446. printk(KERN_INFO "ata%u: SATA port has no device.\n", ap->id);
  447. return 0;
  448. }
  449. return ata_drive_probe_reset(ap, ata_std_probeinit,
  450. ata_std_softreset, NULL,
  451. ata_std_postreset, classes);
  452. }
  453. /**
  454. * piix_set_piomode - Initialize host controller PATA PIO timings
  455. * @ap: Port whose timings we are configuring
  456. * @adev: um
  457. *
  458. * Set PIO mode for device, in host controller PCI config space.
  459. *
  460. * LOCKING:
  461. * None (inherited from caller).
  462. */
  463. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  464. {
  465. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  466. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  467. unsigned int is_slave = (adev->devno != 0);
  468. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  469. unsigned int slave_port = 0x44;
  470. u16 master_data;
  471. u8 slave_data;
  472. static const /* ISP RTC */
  473. u8 timings[][2] = { { 0, 0 },
  474. { 0, 0 },
  475. { 1, 0 },
  476. { 2, 1 },
  477. { 2, 3 }, };
  478. pci_read_config_word(dev, master_port, &master_data);
  479. if (is_slave) {
  480. master_data |= 0x4000;
  481. /* enable PPE, IE and TIME */
  482. master_data |= 0x0070;
  483. pci_read_config_byte(dev, slave_port, &slave_data);
  484. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  485. slave_data |=
  486. (timings[pio][0] << 2) |
  487. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  488. } else {
  489. master_data &= 0xccf8;
  490. /* enable PPE, IE and TIME */
  491. master_data |= 0x0007;
  492. master_data |=
  493. (timings[pio][0] << 12) |
  494. (timings[pio][1] << 8);
  495. }
  496. pci_write_config_word(dev, master_port, master_data);
  497. if (is_slave)
  498. pci_write_config_byte(dev, slave_port, slave_data);
  499. }
  500. /**
  501. * piix_set_dmamode - Initialize host controller PATA PIO timings
  502. * @ap: Port whose timings we are configuring
  503. * @adev: um
  504. * @udma: udma mode, 0 - 6
  505. *
  506. * Set UDMA mode for device, in host controller PCI config space.
  507. *
  508. * LOCKING:
  509. * None (inherited from caller).
  510. */
  511. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  512. {
  513. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  514. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  515. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  516. u8 speed = udma;
  517. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  518. int a_speed = 3 << (drive_dn * 4);
  519. int u_flag = 1 << drive_dn;
  520. int v_flag = 0x01 << drive_dn;
  521. int w_flag = 0x10 << drive_dn;
  522. int u_speed = 0;
  523. int sitre;
  524. u16 reg4042, reg4a;
  525. u8 reg48, reg54, reg55;
  526. pci_read_config_word(dev, maslave, &reg4042);
  527. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  528. sitre = (reg4042 & 0x4000) ? 1 : 0;
  529. pci_read_config_byte(dev, 0x48, &reg48);
  530. pci_read_config_word(dev, 0x4a, &reg4a);
  531. pci_read_config_byte(dev, 0x54, &reg54);
  532. pci_read_config_byte(dev, 0x55, &reg55);
  533. switch(speed) {
  534. case XFER_UDMA_4:
  535. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  536. case XFER_UDMA_6:
  537. case XFER_UDMA_5:
  538. case XFER_UDMA_3:
  539. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  540. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  541. case XFER_MW_DMA_2:
  542. case XFER_MW_DMA_1: break;
  543. default:
  544. BUG();
  545. return;
  546. }
  547. if (speed >= XFER_UDMA_0) {
  548. if (!(reg48 & u_flag))
  549. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  550. if (speed == XFER_UDMA_5) {
  551. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  552. } else {
  553. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  554. }
  555. if ((reg4a & a_speed) != u_speed)
  556. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  557. if (speed > XFER_UDMA_2) {
  558. if (!(reg54 & v_flag))
  559. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  560. } else
  561. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  562. } else {
  563. if (reg48 & u_flag)
  564. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  565. if (reg4a & a_speed)
  566. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  567. if (reg54 & v_flag)
  568. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  569. if (reg55 & w_flag)
  570. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  571. }
  572. }
  573. #define AHCI_PCI_BAR 5
  574. #define AHCI_GLOBAL_CTL 0x04
  575. #define AHCI_ENABLE (1 << 31)
  576. static int piix_disable_ahci(struct pci_dev *pdev)
  577. {
  578. void __iomem *mmio;
  579. u32 tmp;
  580. int rc = 0;
  581. /* BUG: pci_enable_device has not yet been called. This
  582. * works because this device is usually set up by BIOS.
  583. */
  584. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  585. !pci_resource_len(pdev, AHCI_PCI_BAR))
  586. return 0;
  587. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  588. if (!mmio)
  589. return -ENOMEM;
  590. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  591. if (tmp & AHCI_ENABLE) {
  592. tmp &= ~AHCI_ENABLE;
  593. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  594. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  595. if (tmp & AHCI_ENABLE)
  596. rc = -EIO;
  597. }
  598. pci_iounmap(pdev, mmio);
  599. return rc;
  600. }
  601. /**
  602. * piix_check_450nx_errata - Check for problem 450NX setup
  603. * @ata_dev: the PCI device to check
  604. *
  605. * Check for the present of 450NX errata #19 and errata #25. If
  606. * they are found return an error code so we can turn off DMA
  607. */
  608. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  609. {
  610. struct pci_dev *pdev = NULL;
  611. u16 cfg;
  612. u8 rev;
  613. int no_piix_dma = 0;
  614. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  615. {
  616. /* Look for 450NX PXB. Check for problem configurations
  617. A PCI quirk checks bit 6 already */
  618. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  619. pci_read_config_word(pdev, 0x41, &cfg);
  620. /* Only on the original revision: IDE DMA can hang */
  621. if(rev == 0x00)
  622. no_piix_dma = 1;
  623. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  624. else if(cfg & (1<<14) && rev < 5)
  625. no_piix_dma = 2;
  626. }
  627. if(no_piix_dma)
  628. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  629. if(no_piix_dma == 2)
  630. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  631. return no_piix_dma;
  632. }
  633. /**
  634. * piix_init_one - Register PIIX ATA PCI device with kernel services
  635. * @pdev: PCI device to register
  636. * @ent: Entry in piix_pci_tbl matching with @pdev
  637. *
  638. * Called from kernel PCI layer. We probe for combined mode (sigh),
  639. * and then hand over control to libata, for it to do the rest.
  640. *
  641. * LOCKING:
  642. * Inherited from PCI layer (may sleep).
  643. *
  644. * RETURNS:
  645. * Zero on success, or -ERRNO value.
  646. */
  647. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  648. {
  649. static int printed_version;
  650. struct ata_port_info *port_info[2];
  651. unsigned int combined = 0;
  652. unsigned int pata_chan = 0, sata_chan = 0;
  653. unsigned long host_flags;
  654. if (!printed_version++)
  655. dev_printk(KERN_DEBUG, &pdev->dev,
  656. "version " DRV_VERSION "\n");
  657. /* no hotplugging support (FIXME) */
  658. if (!in_module_init)
  659. return -ENODEV;
  660. port_info[0] = &piix_port_info[ent->driver_data];
  661. port_info[1] = &piix_port_info[ent->driver_data];
  662. host_flags = port_info[0]->host_flags;
  663. if (host_flags & PIIX_FLAG_AHCI) {
  664. u8 tmp;
  665. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  666. if (tmp == PIIX_AHCI_DEVICE) {
  667. int rc = piix_disable_ahci(pdev);
  668. if (rc)
  669. return rc;
  670. }
  671. }
  672. if (host_flags & PIIX_FLAG_COMBINED) {
  673. u8 tmp;
  674. pci_read_config_byte(pdev, ICH5_PMR, &tmp);
  675. if (host_flags & PIIX_FLAG_COMBINED_ICH6) {
  676. switch (tmp & 0x3) {
  677. case 0:
  678. break;
  679. case 1:
  680. combined = 1;
  681. sata_chan = 1;
  682. break;
  683. case 2:
  684. combined = 1;
  685. pata_chan = 1;
  686. break;
  687. case 3:
  688. dev_printk(KERN_WARNING, &pdev->dev,
  689. "invalid MAP value %u\n", tmp);
  690. break;
  691. }
  692. } else {
  693. if (tmp & PIIX_COMB) {
  694. combined = 1;
  695. if (tmp & PIIX_COMB_PATA_P0)
  696. sata_chan = 1;
  697. else
  698. pata_chan = 1;
  699. }
  700. }
  701. }
  702. /* On ICH5, some BIOSen disable the interrupt using the
  703. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  704. * On ICH6, this bit has the same effect, but only when
  705. * MSI is disabled (and it is disabled, as we don't use
  706. * message-signalled interrupts currently).
  707. */
  708. if (host_flags & PIIX_FLAG_CHECKINTR)
  709. pci_intx(pdev, 1);
  710. if (combined) {
  711. port_info[sata_chan] = &piix_port_info[ent->driver_data];
  712. port_info[sata_chan]->host_flags |= ATA_FLAG_SLAVE_POSS;
  713. port_info[pata_chan] = &piix_port_info[ich5_pata];
  714. dev_printk(KERN_WARNING, &pdev->dev,
  715. "combined mode detected (p=%u, s=%u)\n",
  716. pata_chan, sata_chan);
  717. }
  718. if (piix_check_450nx_errata(pdev)) {
  719. /* This writes into the master table but it does not
  720. really matter for this errata as we will apply it to
  721. all the PIIX devices on the board */
  722. port_info[0]->mwdma_mask = 0;
  723. port_info[0]->udma_mask = 0;
  724. port_info[1]->mwdma_mask = 0;
  725. port_info[1]->udma_mask = 0;
  726. }
  727. return ata_pci_init_one(pdev, port_info, 2);
  728. }
  729. static int __init piix_init(void)
  730. {
  731. int rc;
  732. DPRINTK("pci_module_init\n");
  733. rc = pci_module_init(&piix_pci_driver);
  734. if (rc)
  735. return rc;
  736. in_module_init = 0;
  737. DPRINTK("done\n");
  738. return 0;
  739. }
  740. static void __exit piix_exit(void)
  741. {
  742. pci_unregister_driver(&piix_pci_driver);
  743. }
  744. module_init(piix_init);
  745. module_exit(piix_exit);