paging_tmpl.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. /*
  21. * We need the mmu code to access both 32-bit and 64-bit guest ptes,
  22. * so the code in this file is compiled twice, once per pte size.
  23. */
  24. #if PTTYPE == 64
  25. #define pt_element_t u64
  26. #define guest_walker guest_walker64
  27. #define FNAME(name) paging##64_##name
  28. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  29. #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
  30. #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
  31. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  32. #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
  33. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  34. #ifdef CONFIG_X86_64
  35. #define PT_MAX_FULL_LEVELS 4
  36. #define CMPXCHG cmpxchg
  37. #else
  38. #define CMPXCHG cmpxchg64
  39. #define PT_MAX_FULL_LEVELS 2
  40. #endif
  41. #elif PTTYPE == 32
  42. #define pt_element_t u32
  43. #define guest_walker guest_walker32
  44. #define FNAME(name) paging##32_##name
  45. #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
  46. #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
  47. #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
  48. #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
  49. #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
  50. #define PT_LEVEL_BITS PT32_LEVEL_BITS
  51. #define PT_MAX_FULL_LEVELS 2
  52. #define CMPXCHG cmpxchg
  53. #else
  54. #error Invalid PTTYPE value
  55. #endif
  56. #define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
  57. #define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
  58. /*
  59. * The guest_walker structure emulates the behavior of the hardware page
  60. * table walker.
  61. */
  62. struct guest_walker {
  63. int level;
  64. gfn_t table_gfn[PT_MAX_FULL_LEVELS];
  65. pt_element_t ptes[PT_MAX_FULL_LEVELS];
  66. pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
  67. gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
  68. unsigned pt_access;
  69. unsigned pte_access;
  70. gfn_t gfn;
  71. u32 error_code;
  72. };
  73. static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
  74. {
  75. return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
  76. }
  77. static bool FNAME(cmpxchg_gpte)(struct kvm *kvm,
  78. gfn_t table_gfn, unsigned index,
  79. pt_element_t orig_pte, pt_element_t new_pte)
  80. {
  81. pt_element_t ret;
  82. pt_element_t *table;
  83. struct page *page;
  84. page = gfn_to_page(kvm, table_gfn);
  85. table = kmap_atomic(page, KM_USER0);
  86. ret = CMPXCHG(&table[index], orig_pte, new_pte);
  87. kunmap_atomic(table, KM_USER0);
  88. kvm_release_page_dirty(page);
  89. return (ret != orig_pte);
  90. }
  91. static unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, pt_element_t gpte)
  92. {
  93. unsigned access;
  94. access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
  95. #if PTTYPE == 64
  96. if (is_nx(vcpu))
  97. access &= ~(gpte >> PT64_NX_SHIFT);
  98. #endif
  99. return access;
  100. }
  101. /*
  102. * Fetch a guest pte for a guest virtual address
  103. */
  104. static int FNAME(walk_addr_generic)(struct guest_walker *walker,
  105. struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  106. gva_t addr, int write_fault,
  107. int user_fault, int fetch_fault)
  108. {
  109. pt_element_t pte;
  110. gfn_t table_gfn;
  111. unsigned index, pt_access, uninitialized_var(pte_access);
  112. gpa_t pte_gpa;
  113. bool eperm, present, rsvd_fault;
  114. int offset;
  115. u32 access = 0;
  116. trace_kvm_mmu_pagetable_walk(addr, write_fault, user_fault,
  117. fetch_fault);
  118. walk:
  119. present = true;
  120. eperm = rsvd_fault = false;
  121. walker->level = mmu->root_level;
  122. pte = mmu->get_cr3(vcpu);
  123. #if PTTYPE == 64
  124. if (walker->level == PT32E_ROOT_LEVEL) {
  125. pte = kvm_pdptr_read_mmu(vcpu, mmu, (addr >> 30) & 3);
  126. trace_kvm_mmu_paging_element(pte, walker->level);
  127. if (!is_present_gpte(pte)) {
  128. present = false;
  129. goto error;
  130. }
  131. --walker->level;
  132. }
  133. #endif
  134. ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
  135. (mmu->get_cr3(vcpu) & CR3_NONPAE_RESERVED_BITS) == 0);
  136. pt_access = ACC_ALL;
  137. for (;;) {
  138. index = PT_INDEX(addr, walker->level);
  139. table_gfn = gpte_to_gfn(pte);
  140. offset = index * sizeof(pt_element_t);
  141. pte_gpa = gfn_to_gpa(table_gfn) + offset;
  142. walker->table_gfn[walker->level - 1] = table_gfn;
  143. walker->pte_gpa[walker->level - 1] = pte_gpa;
  144. if (kvm_read_guest_page_mmu(vcpu, mmu, table_gfn, &pte,
  145. offset, sizeof(pte),
  146. PFERR_USER_MASK|PFERR_WRITE_MASK)) {
  147. present = false;
  148. break;
  149. }
  150. trace_kvm_mmu_paging_element(pte, walker->level);
  151. if (!is_present_gpte(pte)) {
  152. present = false;
  153. break;
  154. }
  155. if (is_rsvd_bits_set(&vcpu->arch.mmu, pte, walker->level)) {
  156. rsvd_fault = true;
  157. break;
  158. }
  159. if (write_fault && !is_writable_pte(pte))
  160. if (user_fault || is_write_protection(vcpu))
  161. eperm = true;
  162. if (user_fault && !(pte & PT_USER_MASK))
  163. eperm = true;
  164. #if PTTYPE == 64
  165. if (fetch_fault && (pte & PT64_NX_MASK))
  166. eperm = true;
  167. #endif
  168. if (!eperm && !rsvd_fault && !(pte & PT_ACCESSED_MASK)) {
  169. trace_kvm_mmu_set_accessed_bit(table_gfn, index,
  170. sizeof(pte));
  171. if (FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn,
  172. index, pte, pte|PT_ACCESSED_MASK))
  173. goto walk;
  174. mark_page_dirty(vcpu->kvm, table_gfn);
  175. pte |= PT_ACCESSED_MASK;
  176. }
  177. pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
  178. walker->ptes[walker->level - 1] = pte;
  179. if ((walker->level == PT_PAGE_TABLE_LEVEL) ||
  180. ((walker->level == PT_DIRECTORY_LEVEL) &&
  181. is_large_pte(pte) &&
  182. (PTTYPE == 64 || is_pse(vcpu))) ||
  183. ((walker->level == PT_PDPE_LEVEL) &&
  184. is_large_pte(pte) &&
  185. mmu->root_level == PT64_ROOT_LEVEL)) {
  186. int lvl = walker->level;
  187. gpa_t real_gpa;
  188. gfn_t gfn;
  189. gfn = gpte_to_gfn_lvl(pte, lvl);
  190. gfn += (addr & PT_LVL_OFFSET_MASK(lvl)) >> PAGE_SHIFT;
  191. if (PTTYPE == 32 &&
  192. walker->level == PT_DIRECTORY_LEVEL &&
  193. is_cpuid_PSE36())
  194. gfn += pse36_gfn_delta(pte);
  195. access |= write_fault ? PFERR_WRITE_MASK : 0;
  196. access |= fetch_fault ? PFERR_FETCH_MASK : 0;
  197. access |= user_fault ? PFERR_USER_MASK : 0;
  198. real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn),
  199. access);
  200. if (real_gpa == UNMAPPED_GVA)
  201. return 0;
  202. walker->gfn = real_gpa >> PAGE_SHIFT;
  203. break;
  204. }
  205. pt_access = pte_access;
  206. --walker->level;
  207. }
  208. if (!present || eperm || rsvd_fault)
  209. goto error;
  210. if (write_fault && !is_dirty_gpte(pte)) {
  211. bool ret;
  212. trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
  213. ret = FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn, index, pte,
  214. pte|PT_DIRTY_MASK);
  215. if (ret)
  216. goto walk;
  217. mark_page_dirty(vcpu->kvm, table_gfn);
  218. pte |= PT_DIRTY_MASK;
  219. walker->ptes[walker->level - 1] = pte;
  220. }
  221. walker->pt_access = pt_access;
  222. walker->pte_access = pte_access;
  223. pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
  224. __func__, (u64)pte, pte_access, pt_access);
  225. return 1;
  226. error:
  227. walker->error_code = 0;
  228. if (present)
  229. walker->error_code |= PFERR_PRESENT_MASK;
  230. if (write_fault)
  231. walker->error_code |= PFERR_WRITE_MASK;
  232. if (user_fault)
  233. walker->error_code |= PFERR_USER_MASK;
  234. if (fetch_fault && is_nx(vcpu))
  235. walker->error_code |= PFERR_FETCH_MASK;
  236. if (rsvd_fault)
  237. walker->error_code |= PFERR_RSVD_MASK;
  238. vcpu->arch.fault.address = addr;
  239. vcpu->arch.fault.error_code = walker->error_code;
  240. trace_kvm_mmu_walker_error(walker->error_code);
  241. return 0;
  242. }
  243. static int FNAME(walk_addr)(struct guest_walker *walker,
  244. struct kvm_vcpu *vcpu, gva_t addr,
  245. int write_fault, int user_fault, int fetch_fault)
  246. {
  247. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
  248. write_fault, user_fault, fetch_fault);
  249. }
  250. static int FNAME(walk_addr_nested)(struct guest_walker *walker,
  251. struct kvm_vcpu *vcpu, gva_t addr,
  252. int write_fault, int user_fault,
  253. int fetch_fault)
  254. {
  255. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
  256. addr, write_fault, user_fault,
  257. fetch_fault);
  258. }
  259. static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  260. u64 *spte, const void *pte)
  261. {
  262. pt_element_t gpte;
  263. unsigned pte_access;
  264. pfn_t pfn;
  265. u64 new_spte;
  266. gpte = *(const pt_element_t *)pte;
  267. if (~gpte & (PT_PRESENT_MASK | PT_ACCESSED_MASK)) {
  268. if (!is_present_gpte(gpte)) {
  269. if (sp->unsync)
  270. new_spte = shadow_trap_nonpresent_pte;
  271. else
  272. new_spte = shadow_notrap_nonpresent_pte;
  273. __set_spte(spte, new_spte);
  274. }
  275. return;
  276. }
  277. pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
  278. pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
  279. if (gpte_to_gfn(gpte) != vcpu->arch.update_pte.gfn)
  280. return;
  281. pfn = vcpu->arch.update_pte.pfn;
  282. if (is_error_pfn(pfn))
  283. return;
  284. if (mmu_notifier_retry(vcpu, vcpu->arch.update_pte.mmu_seq))
  285. return;
  286. kvm_get_pfn(pfn);
  287. /*
  288. * we call mmu_set_spte() with reset_host_protection = true beacuse that
  289. * vcpu->arch.update_pte.pfn was fetched from get_user_pages(write = 1).
  290. */
  291. mmu_set_spte(vcpu, spte, sp->role.access, pte_access, 0, 0,
  292. is_dirty_gpte(gpte), NULL, PT_PAGE_TABLE_LEVEL,
  293. gpte_to_gfn(gpte), pfn, true, true);
  294. }
  295. static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
  296. struct guest_walker *gw, int level)
  297. {
  298. pt_element_t curr_pte;
  299. gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
  300. u64 mask;
  301. int r, index;
  302. if (level == PT_PAGE_TABLE_LEVEL) {
  303. mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
  304. base_gpa = pte_gpa & ~mask;
  305. index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
  306. r = kvm_read_guest_atomic(vcpu->kvm, base_gpa,
  307. gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
  308. curr_pte = gw->prefetch_ptes[index];
  309. } else
  310. r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa,
  311. &curr_pte, sizeof(curr_pte));
  312. return r || curr_pte != gw->ptes[level - 1];
  313. }
  314. static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
  315. u64 *sptep)
  316. {
  317. struct kvm_mmu_page *sp;
  318. struct kvm_mmu *mmu = &vcpu->arch.mmu;
  319. pt_element_t *gptep = gw->prefetch_ptes;
  320. u64 *spte;
  321. int i;
  322. sp = page_header(__pa(sptep));
  323. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  324. return;
  325. if (sp->role.direct)
  326. return __direct_pte_prefetch(vcpu, sp, sptep);
  327. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  328. spte = sp->spt + i;
  329. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  330. pt_element_t gpte;
  331. unsigned pte_access;
  332. gfn_t gfn;
  333. pfn_t pfn;
  334. bool dirty;
  335. if (spte == sptep)
  336. continue;
  337. if (*spte != shadow_trap_nonpresent_pte)
  338. continue;
  339. gpte = gptep[i];
  340. if (!is_present_gpte(gpte) ||
  341. is_rsvd_bits_set(mmu, gpte, PT_PAGE_TABLE_LEVEL)) {
  342. if (!sp->unsync)
  343. __set_spte(spte, shadow_notrap_nonpresent_pte);
  344. continue;
  345. }
  346. if (!(gpte & PT_ACCESSED_MASK))
  347. continue;
  348. pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
  349. gfn = gpte_to_gfn(gpte);
  350. dirty = is_dirty_gpte(gpte);
  351. pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
  352. (pte_access & ACC_WRITE_MASK) && dirty);
  353. if (is_error_pfn(pfn)) {
  354. kvm_release_pfn_clean(pfn);
  355. break;
  356. }
  357. mmu_set_spte(vcpu, spte, sp->role.access, pte_access, 0, 0,
  358. dirty, NULL, PT_PAGE_TABLE_LEVEL, gfn,
  359. pfn, true, true);
  360. }
  361. }
  362. /*
  363. * Fetch a shadow pte for a specific level in the paging hierarchy.
  364. */
  365. static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
  366. struct guest_walker *gw,
  367. int user_fault, int write_fault, int hlevel,
  368. int *ptwrite, pfn_t pfn)
  369. {
  370. unsigned access = gw->pt_access;
  371. struct kvm_mmu_page *sp = NULL;
  372. bool dirty = is_dirty_gpte(gw->ptes[gw->level - 1]);
  373. int top_level;
  374. unsigned direct_access;
  375. struct kvm_shadow_walk_iterator it;
  376. if (!is_present_gpte(gw->ptes[gw->level - 1]))
  377. return NULL;
  378. direct_access = gw->pt_access & gw->pte_access;
  379. if (!dirty)
  380. direct_access &= ~ACC_WRITE_MASK;
  381. top_level = vcpu->arch.mmu.root_level;
  382. if (top_level == PT32E_ROOT_LEVEL)
  383. top_level = PT32_ROOT_LEVEL;
  384. /*
  385. * Verify that the top-level gpte is still there. Since the page
  386. * is a root page, it is either write protected (and cannot be
  387. * changed from now on) or it is invalid (in which case, we don't
  388. * really care if it changes underneath us after this point).
  389. */
  390. if (FNAME(gpte_changed)(vcpu, gw, top_level))
  391. goto out_gpte_changed;
  392. for (shadow_walk_init(&it, vcpu, addr);
  393. shadow_walk_okay(&it) && it.level > gw->level;
  394. shadow_walk_next(&it)) {
  395. gfn_t table_gfn;
  396. drop_large_spte(vcpu, it.sptep);
  397. sp = NULL;
  398. if (!is_shadow_present_pte(*it.sptep)) {
  399. table_gfn = gw->table_gfn[it.level - 2];
  400. sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
  401. false, access, it.sptep);
  402. }
  403. /*
  404. * Verify that the gpte in the page we've just write
  405. * protected is still there.
  406. */
  407. if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
  408. goto out_gpte_changed;
  409. if (sp)
  410. link_shadow_page(it.sptep, sp);
  411. }
  412. for (;
  413. shadow_walk_okay(&it) && it.level > hlevel;
  414. shadow_walk_next(&it)) {
  415. gfn_t direct_gfn;
  416. validate_direct_spte(vcpu, it.sptep, direct_access);
  417. drop_large_spte(vcpu, it.sptep);
  418. if (is_shadow_present_pte(*it.sptep))
  419. continue;
  420. direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
  421. sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
  422. true, direct_access, it.sptep);
  423. link_shadow_page(it.sptep, sp);
  424. }
  425. mmu_set_spte(vcpu, it.sptep, access, gw->pte_access & access,
  426. user_fault, write_fault, dirty, ptwrite, it.level,
  427. gw->gfn, pfn, false, true);
  428. FNAME(pte_prefetch)(vcpu, gw, it.sptep);
  429. return it.sptep;
  430. out_gpte_changed:
  431. if (sp)
  432. kvm_mmu_put_page(sp, it.sptep);
  433. kvm_release_pfn_clean(pfn);
  434. return NULL;
  435. }
  436. /*
  437. * Page fault handler. There are several causes for a page fault:
  438. * - there is no shadow pte for the guest pte
  439. * - write access through a shadow pte marked read only so that we can set
  440. * the dirty bit
  441. * - write access to a shadow pte marked read only so we can update the page
  442. * dirty bitmap, when userspace requests it
  443. * - mmio access; in this case we will never install a present shadow pte
  444. * - normal guest page fault due to the guest pte marked not present, not
  445. * writable, or not executable
  446. *
  447. * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
  448. * a negative value on error.
  449. */
  450. static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr,
  451. u32 error_code)
  452. {
  453. int write_fault = error_code & PFERR_WRITE_MASK;
  454. int user_fault = error_code & PFERR_USER_MASK;
  455. int fetch_fault = error_code & PFERR_FETCH_MASK;
  456. struct guest_walker walker;
  457. u64 *sptep;
  458. int write_pt = 0;
  459. int r;
  460. pfn_t pfn;
  461. int level = PT_PAGE_TABLE_LEVEL;
  462. unsigned long mmu_seq;
  463. pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
  464. r = mmu_topup_memory_caches(vcpu);
  465. if (r)
  466. return r;
  467. /*
  468. * Look up the guest pte for the faulting address.
  469. */
  470. r = FNAME(walk_addr)(&walker, vcpu, addr, write_fault, user_fault,
  471. fetch_fault);
  472. /*
  473. * The page is not mapped by the guest. Let the guest handle it.
  474. */
  475. if (!r) {
  476. pgprintk("%s: guest page fault\n", __func__);
  477. inject_page_fault(vcpu);
  478. vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
  479. return 0;
  480. }
  481. if (walker.level >= PT_DIRECTORY_LEVEL) {
  482. level = min(walker.level, mapping_level(vcpu, walker.gfn));
  483. walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
  484. }
  485. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  486. smp_rmb();
  487. pfn = gfn_to_pfn(vcpu->kvm, walker.gfn);
  488. /* mmio */
  489. if (is_error_pfn(pfn))
  490. return kvm_handle_bad_page(vcpu->kvm, walker.gfn, pfn);
  491. spin_lock(&vcpu->kvm->mmu_lock);
  492. if (mmu_notifier_retry(vcpu, mmu_seq))
  493. goto out_unlock;
  494. trace_kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
  495. kvm_mmu_free_some_pages(vcpu);
  496. sptep = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
  497. level, &write_pt, pfn);
  498. (void)sptep;
  499. pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __func__,
  500. sptep, *sptep, write_pt);
  501. if (!write_pt)
  502. vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
  503. ++vcpu->stat.pf_fixed;
  504. trace_kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
  505. spin_unlock(&vcpu->kvm->mmu_lock);
  506. return write_pt;
  507. out_unlock:
  508. spin_unlock(&vcpu->kvm->mmu_lock);
  509. kvm_release_pfn_clean(pfn);
  510. return 0;
  511. }
  512. static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
  513. {
  514. struct kvm_shadow_walk_iterator iterator;
  515. struct kvm_mmu_page *sp;
  516. gpa_t pte_gpa = -1;
  517. int level;
  518. u64 *sptep;
  519. int need_flush = 0;
  520. spin_lock(&vcpu->kvm->mmu_lock);
  521. for_each_shadow_entry(vcpu, gva, iterator) {
  522. level = iterator.level;
  523. sptep = iterator.sptep;
  524. sp = page_header(__pa(sptep));
  525. if (is_last_spte(*sptep, level)) {
  526. int offset, shift;
  527. if (!sp->unsync)
  528. break;
  529. shift = PAGE_SHIFT -
  530. (PT_LEVEL_BITS - PT64_LEVEL_BITS) * level;
  531. offset = sp->role.quadrant << shift;
  532. pte_gpa = (sp->gfn << PAGE_SHIFT) + offset;
  533. pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
  534. if (is_shadow_present_pte(*sptep)) {
  535. if (is_large_pte(*sptep))
  536. --vcpu->kvm->stat.lpages;
  537. drop_spte(vcpu->kvm, sptep,
  538. shadow_trap_nonpresent_pte);
  539. need_flush = 1;
  540. } else
  541. __set_spte(sptep, shadow_trap_nonpresent_pte);
  542. break;
  543. }
  544. if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
  545. break;
  546. }
  547. if (need_flush)
  548. kvm_flush_remote_tlbs(vcpu->kvm);
  549. atomic_inc(&vcpu->kvm->arch.invlpg_counter);
  550. spin_unlock(&vcpu->kvm->mmu_lock);
  551. if (pte_gpa == -1)
  552. return;
  553. if (mmu_topup_memory_caches(vcpu))
  554. return;
  555. kvm_mmu_pte_write(vcpu, pte_gpa, NULL, sizeof(pt_element_t), 0);
  556. }
  557. static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
  558. u32 *error)
  559. {
  560. struct guest_walker walker;
  561. gpa_t gpa = UNMAPPED_GVA;
  562. int r;
  563. r = FNAME(walk_addr)(&walker, vcpu, vaddr,
  564. !!(access & PFERR_WRITE_MASK),
  565. !!(access & PFERR_USER_MASK),
  566. !!(access & PFERR_FETCH_MASK));
  567. if (r) {
  568. gpa = gfn_to_gpa(walker.gfn);
  569. gpa |= vaddr & ~PAGE_MASK;
  570. } else if (error)
  571. *error = walker.error_code;
  572. return gpa;
  573. }
  574. static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
  575. u32 access, u32 *error)
  576. {
  577. struct guest_walker walker;
  578. gpa_t gpa = UNMAPPED_GVA;
  579. int r;
  580. r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr,
  581. access & PFERR_WRITE_MASK,
  582. access & PFERR_USER_MASK,
  583. access & PFERR_FETCH_MASK);
  584. if (r) {
  585. gpa = gfn_to_gpa(walker.gfn);
  586. gpa |= vaddr & ~PAGE_MASK;
  587. } else if (error)
  588. *error = walker.error_code;
  589. return gpa;
  590. }
  591. static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
  592. struct kvm_mmu_page *sp)
  593. {
  594. int i, j, offset, r;
  595. pt_element_t pt[256 / sizeof(pt_element_t)];
  596. gpa_t pte_gpa;
  597. if (sp->role.direct
  598. || (PTTYPE == 32 && sp->role.level > PT_PAGE_TABLE_LEVEL)) {
  599. nonpaging_prefetch_page(vcpu, sp);
  600. return;
  601. }
  602. pte_gpa = gfn_to_gpa(sp->gfn);
  603. if (PTTYPE == 32) {
  604. offset = sp->role.quadrant << PT64_LEVEL_BITS;
  605. pte_gpa += offset * sizeof(pt_element_t);
  606. }
  607. for (i = 0; i < PT64_ENT_PER_PAGE; i += ARRAY_SIZE(pt)) {
  608. r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa, pt, sizeof pt);
  609. pte_gpa += ARRAY_SIZE(pt) * sizeof(pt_element_t);
  610. for (j = 0; j < ARRAY_SIZE(pt); ++j)
  611. if (r || is_present_gpte(pt[j]))
  612. sp->spt[i+j] = shadow_trap_nonpresent_pte;
  613. else
  614. sp->spt[i+j] = shadow_notrap_nonpresent_pte;
  615. }
  616. }
  617. /*
  618. * Using the cached information from sp->gfns is safe because:
  619. * - The spte has a reference to the struct page, so the pfn for a given gfn
  620. * can't change unless all sptes pointing to it are nuked first.
  621. */
  622. static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  623. bool clear_unsync)
  624. {
  625. int i, offset, nr_present;
  626. bool reset_host_protection;
  627. gpa_t first_pte_gpa;
  628. offset = nr_present = 0;
  629. /* direct kvm_mmu_page can not be unsync. */
  630. BUG_ON(sp->role.direct);
  631. if (PTTYPE == 32)
  632. offset = sp->role.quadrant << PT64_LEVEL_BITS;
  633. first_pte_gpa = gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
  634. for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
  635. unsigned pte_access;
  636. pt_element_t gpte;
  637. gpa_t pte_gpa;
  638. gfn_t gfn;
  639. if (!is_shadow_present_pte(sp->spt[i]))
  640. continue;
  641. pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
  642. if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
  643. sizeof(pt_element_t)))
  644. return -EINVAL;
  645. gfn = gpte_to_gfn(gpte);
  646. if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL)
  647. || gfn != sp->gfns[i] || !is_present_gpte(gpte)
  648. || !(gpte & PT_ACCESSED_MASK)) {
  649. u64 nonpresent;
  650. if (is_present_gpte(gpte) || !clear_unsync)
  651. nonpresent = shadow_trap_nonpresent_pte;
  652. else
  653. nonpresent = shadow_notrap_nonpresent_pte;
  654. drop_spte(vcpu->kvm, &sp->spt[i], nonpresent);
  655. continue;
  656. }
  657. nr_present++;
  658. pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
  659. if (!(sp->spt[i] & SPTE_HOST_WRITEABLE)) {
  660. pte_access &= ~ACC_WRITE_MASK;
  661. reset_host_protection = 0;
  662. } else {
  663. reset_host_protection = 1;
  664. }
  665. set_spte(vcpu, &sp->spt[i], pte_access, 0, 0,
  666. is_dirty_gpte(gpte), PT_PAGE_TABLE_LEVEL, gfn,
  667. spte_to_pfn(sp->spt[i]), true, false,
  668. reset_host_protection);
  669. }
  670. return !nr_present;
  671. }
  672. #undef pt_element_t
  673. #undef guest_walker
  674. #undef FNAME
  675. #undef PT_BASE_ADDR_MASK
  676. #undef PT_INDEX
  677. #undef PT_LEVEL_MASK
  678. #undef PT_LVL_ADDR_MASK
  679. #undef PT_LVL_OFFSET_MASK
  680. #undef PT_LEVEL_BITS
  681. #undef PT_MAX_FULL_LEVELS
  682. #undef gpte_to_gfn
  683. #undef gpte_to_gfn_lvl
  684. #undef CMPXCHG