ahci.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "ahci"
  47. #define DRV_VERSION "2.3"
  48. enum {
  49. AHCI_PCI_BAR = 5,
  50. AHCI_MAX_PORTS = 32,
  51. AHCI_MAX_SG = 168, /* hardware max is 64K */
  52. AHCI_DMA_BOUNDARY = 0xffffffff,
  53. AHCI_USE_CLUSTERING = 1,
  54. AHCI_MAX_CMDS = 32,
  55. AHCI_CMD_SZ = 32,
  56. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  57. AHCI_RX_FIS_SZ = 256,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_HDR_SZ = 0x80,
  60. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  61. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  62. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  63. AHCI_RX_FIS_SZ,
  64. AHCI_IRQ_ON_SG = (1 << 31),
  65. AHCI_CMD_ATAPI = (1 << 5),
  66. AHCI_CMD_WRITE = (1 << 6),
  67. AHCI_CMD_PREFETCH = (1 << 7),
  68. AHCI_CMD_RESET = (1 << 8),
  69. AHCI_CMD_CLR_BUSY = (1 << 10),
  70. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  71. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_vt8251 = 1,
  75. board_ahci_ign_iferr = 2,
  76. board_ahci_sb600 = 3,
  77. board_ahci_mv = 4,
  78. /* global controller registers */
  79. HOST_CAP = 0x00, /* host capabilities */
  80. HOST_CTL = 0x04, /* global host control */
  81. HOST_IRQ_STAT = 0x08, /* interrupt status */
  82. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  83. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  84. /* HOST_CTL bits */
  85. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  86. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  87. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  88. /* HOST_CAP bits */
  89. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  90. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  91. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  92. HOST_CAP_SNTF = (1 << 29), /* SNotification register */
  93. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  94. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  95. /* registers for each SATA port */
  96. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  97. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  98. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  99. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  100. PORT_IRQ_STAT = 0x10, /* interrupt status */
  101. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  102. PORT_CMD = 0x18, /* port command */
  103. PORT_TFDATA = 0x20, /* taskfile data */
  104. PORT_SIG = 0x24, /* device TF signature */
  105. PORT_CMD_ISSUE = 0x38, /* command issue */
  106. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  107. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  108. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  109. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  110. PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
  111. /* PORT_IRQ_{STAT,MASK} bits */
  112. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  113. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  114. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  115. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  116. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  117. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  118. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  119. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  120. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  121. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  122. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  123. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  124. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  125. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  126. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  127. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  128. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  129. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  130. PORT_IRQ_IF_ERR |
  131. PORT_IRQ_CONNECT |
  132. PORT_IRQ_PHYRDY |
  133. PORT_IRQ_UNK_FIS,
  134. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  135. PORT_IRQ_TF_ERR |
  136. PORT_IRQ_HBUS_DATA_ERR,
  137. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  138. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  139. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  140. /* PORT_CMD bits */
  141. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  142. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  143. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  144. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  145. PORT_CMD_CLO = (1 << 3), /* Command list override */
  146. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  147. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  148. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  149. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  150. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  151. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  152. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  153. /* ap->flags bits */
  154. AHCI_FLAG_NO_NCQ = (1 << 24),
  155. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  156. AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
  157. AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
  158. AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */
  159. AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */
  160. AHCI_FLAG_NO_HOTPLUG = (1 << 31), /* ignore PxSERR.DIAG.N */
  161. AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  162. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  163. ATA_FLAG_ACPI_SATA,
  164. AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
  165. };
  166. struct ahci_cmd_hdr {
  167. u32 opts;
  168. u32 status;
  169. u32 tbl_addr;
  170. u32 tbl_addr_hi;
  171. u32 reserved[4];
  172. };
  173. struct ahci_sg {
  174. u32 addr;
  175. u32 addr_hi;
  176. u32 reserved;
  177. u32 flags_size;
  178. };
  179. struct ahci_host_priv {
  180. u32 cap; /* cap to use */
  181. u32 port_map; /* port map to use */
  182. u32 saved_cap; /* saved initial cap */
  183. u32 saved_port_map; /* saved initial port_map */
  184. };
  185. struct ahci_port_priv {
  186. struct ahci_cmd_hdr *cmd_slot;
  187. dma_addr_t cmd_slot_dma;
  188. void *cmd_tbl;
  189. dma_addr_t cmd_tbl_dma;
  190. void *rx_fis;
  191. dma_addr_t rx_fis_dma;
  192. /* for NCQ spurious interrupt analysis */
  193. unsigned int ncq_saw_d2h:1;
  194. unsigned int ncq_saw_dmas:1;
  195. unsigned int ncq_saw_sdb:1;
  196. u32 intr_mask; /* interrupts to enable */
  197. };
  198. static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  199. static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  200. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  201. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  202. static void ahci_irq_clear(struct ata_port *ap);
  203. static int ahci_port_start(struct ata_port *ap);
  204. static void ahci_port_stop(struct ata_port *ap);
  205. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  206. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  207. static u8 ahci_check_status(struct ata_port *ap);
  208. static void ahci_freeze(struct ata_port *ap);
  209. static void ahci_thaw(struct ata_port *ap);
  210. static void ahci_error_handler(struct ata_port *ap);
  211. static void ahci_vt8251_error_handler(struct ata_port *ap);
  212. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  213. static int ahci_port_resume(struct ata_port *ap);
  214. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
  215. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  216. u32 opts);
  217. #ifdef CONFIG_PM
  218. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  219. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  220. static int ahci_pci_device_resume(struct pci_dev *pdev);
  221. #endif
  222. static struct scsi_host_template ahci_sht = {
  223. .module = THIS_MODULE,
  224. .name = DRV_NAME,
  225. .ioctl = ata_scsi_ioctl,
  226. .queuecommand = ata_scsi_queuecmd,
  227. .change_queue_depth = ata_scsi_change_queue_depth,
  228. .can_queue = AHCI_MAX_CMDS - 1,
  229. .this_id = ATA_SHT_THIS_ID,
  230. .sg_tablesize = AHCI_MAX_SG,
  231. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  232. .emulated = ATA_SHT_EMULATED,
  233. .use_clustering = AHCI_USE_CLUSTERING,
  234. .proc_name = DRV_NAME,
  235. .dma_boundary = AHCI_DMA_BOUNDARY,
  236. .slave_configure = ata_scsi_slave_config,
  237. .slave_destroy = ata_scsi_slave_destroy,
  238. .bios_param = ata_std_bios_param,
  239. };
  240. static const struct ata_port_operations ahci_ops = {
  241. .check_status = ahci_check_status,
  242. .check_altstatus = ahci_check_status,
  243. .dev_select = ata_noop_dev_select,
  244. .tf_read = ahci_tf_read,
  245. .qc_prep = ahci_qc_prep,
  246. .qc_issue = ahci_qc_issue,
  247. .irq_clear = ahci_irq_clear,
  248. .scr_read = ahci_scr_read,
  249. .scr_write = ahci_scr_write,
  250. .freeze = ahci_freeze,
  251. .thaw = ahci_thaw,
  252. .error_handler = ahci_error_handler,
  253. .post_internal_cmd = ahci_post_internal_cmd,
  254. #ifdef CONFIG_PM
  255. .port_suspend = ahci_port_suspend,
  256. .port_resume = ahci_port_resume,
  257. #endif
  258. .port_start = ahci_port_start,
  259. .port_stop = ahci_port_stop,
  260. };
  261. static const struct ata_port_operations ahci_vt8251_ops = {
  262. .check_status = ahci_check_status,
  263. .check_altstatus = ahci_check_status,
  264. .dev_select = ata_noop_dev_select,
  265. .tf_read = ahci_tf_read,
  266. .qc_prep = ahci_qc_prep,
  267. .qc_issue = ahci_qc_issue,
  268. .irq_clear = ahci_irq_clear,
  269. .scr_read = ahci_scr_read,
  270. .scr_write = ahci_scr_write,
  271. .freeze = ahci_freeze,
  272. .thaw = ahci_thaw,
  273. .error_handler = ahci_vt8251_error_handler,
  274. .post_internal_cmd = ahci_post_internal_cmd,
  275. #ifdef CONFIG_PM
  276. .port_suspend = ahci_port_suspend,
  277. .port_resume = ahci_port_resume,
  278. #endif
  279. .port_start = ahci_port_start,
  280. .port_stop = ahci_port_stop,
  281. };
  282. static const struct ata_port_info ahci_port_info[] = {
  283. /* board_ahci */
  284. {
  285. .flags = AHCI_FLAG_COMMON,
  286. .link_flags = AHCI_LFLAG_COMMON,
  287. .pio_mask = 0x1f, /* pio0-4 */
  288. .udma_mask = ATA_UDMA6,
  289. .port_ops = &ahci_ops,
  290. },
  291. /* board_ahci_vt8251 */
  292. {
  293. .flags = AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
  294. .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
  295. .pio_mask = 0x1f, /* pio0-4 */
  296. .udma_mask = ATA_UDMA6,
  297. .port_ops = &ahci_vt8251_ops,
  298. },
  299. /* board_ahci_ign_iferr */
  300. {
  301. .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
  302. .link_flags = AHCI_LFLAG_COMMON,
  303. .pio_mask = 0x1f, /* pio0-4 */
  304. .udma_mask = ATA_UDMA6,
  305. .port_ops = &ahci_ops,
  306. },
  307. /* board_ahci_sb600 */
  308. {
  309. .flags = AHCI_FLAG_COMMON |
  310. AHCI_FLAG_IGN_SERR_INTERNAL |
  311. AHCI_FLAG_32BIT_ONLY,
  312. .link_flags = AHCI_LFLAG_COMMON,
  313. .pio_mask = 0x1f, /* pio0-4 */
  314. .udma_mask = ATA_UDMA6,
  315. .port_ops = &ahci_ops,
  316. },
  317. /* board_ahci_mv */
  318. {
  319. .sht = &ahci_sht,
  320. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  321. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  322. AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
  323. AHCI_FLAG_MV_PATA,
  324. .link_flags = AHCI_LFLAG_COMMON,
  325. .pio_mask = 0x1f, /* pio0-4 */
  326. .udma_mask = ATA_UDMA6,
  327. .port_ops = &ahci_ops,
  328. },
  329. };
  330. static const struct pci_device_id ahci_pci_tbl[] = {
  331. /* Intel */
  332. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  333. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  334. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  335. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  336. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  337. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  338. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  339. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  340. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  341. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  342. { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
  343. { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
  344. { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
  345. { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
  346. { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
  347. { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
  348. { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
  349. { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
  350. { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
  351. { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
  352. { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
  353. { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
  354. { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
  355. { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
  356. { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
  357. { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
  358. { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
  359. { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
  360. { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
  361. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  362. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  363. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  364. /* ATI */
  365. { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
  366. { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
  367. { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
  368. { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
  369. { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
  370. { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
  371. { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
  372. /* VIA */
  373. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  374. { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
  375. /* NVIDIA */
  376. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  377. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  378. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  379. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  380. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  381. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  382. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  383. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  384. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  385. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  386. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  387. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  388. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  389. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  390. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  391. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  392. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  393. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  394. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  395. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  396. { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
  397. { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
  398. { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
  399. { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
  400. { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
  401. { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
  402. { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
  403. { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
  404. { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
  405. { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
  406. { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
  407. { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
  408. { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
  409. { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
  410. { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
  411. { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
  412. { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
  413. { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
  414. { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
  415. { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
  416. { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
  417. { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
  418. { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
  419. { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
  420. /* SiS */
  421. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  422. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  423. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  424. /* Marvell */
  425. { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
  426. /* Generic, PCI class code for AHCI */
  427. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  428. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  429. { } /* terminate list */
  430. };
  431. static struct pci_driver ahci_pci_driver = {
  432. .name = DRV_NAME,
  433. .id_table = ahci_pci_tbl,
  434. .probe = ahci_init_one,
  435. .remove = ata_pci_remove_one,
  436. #ifdef CONFIG_PM
  437. .suspend = ahci_pci_device_suspend,
  438. .resume = ahci_pci_device_resume,
  439. #endif
  440. };
  441. static inline int ahci_nr_ports(u32 cap)
  442. {
  443. return (cap & 0x1f) + 1;
  444. }
  445. static inline void __iomem *__ahci_port_base(struct ata_host *host,
  446. unsigned int port_no)
  447. {
  448. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  449. return mmio + 0x100 + (port_no * 0x80);
  450. }
  451. static inline void __iomem *ahci_port_base(struct ata_port *ap)
  452. {
  453. return __ahci_port_base(ap->host, ap->port_no);
  454. }
  455. /**
  456. * ahci_save_initial_config - Save and fixup initial config values
  457. * @pdev: target PCI device
  458. * @pi: associated ATA port info
  459. * @hpriv: host private area to store config values
  460. *
  461. * Some registers containing configuration info might be setup by
  462. * BIOS and might be cleared on reset. This function saves the
  463. * initial values of those registers into @hpriv such that they
  464. * can be restored after controller reset.
  465. *
  466. * If inconsistent, config values are fixed up by this function.
  467. *
  468. * LOCKING:
  469. * None.
  470. */
  471. static void ahci_save_initial_config(struct pci_dev *pdev,
  472. const struct ata_port_info *pi,
  473. struct ahci_host_priv *hpriv)
  474. {
  475. void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  476. u32 cap, port_map;
  477. int i;
  478. /* Values prefixed with saved_ are written back to host after
  479. * reset. Values without are used for driver operation.
  480. */
  481. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  482. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  483. /* some chips have errata preventing 64bit use */
  484. if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
  485. dev_printk(KERN_INFO, &pdev->dev,
  486. "controller can't do 64bit DMA, forcing 32bit\n");
  487. cap &= ~HOST_CAP_64;
  488. }
  489. if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
  490. dev_printk(KERN_INFO, &pdev->dev,
  491. "controller can't do NCQ, turning off CAP_NCQ\n");
  492. cap &= ~HOST_CAP_NCQ;
  493. }
  494. /*
  495. * Temporary Marvell 6145 hack: PATA port presence
  496. * is asserted through the standard AHCI port
  497. * presence register, as bit 4 (counting from 0)
  498. */
  499. if (pi->flags & AHCI_FLAG_MV_PATA) {
  500. dev_printk(KERN_ERR, &pdev->dev,
  501. "MV_AHCI HACK: port_map %x -> %x\n",
  502. hpriv->port_map,
  503. hpriv->port_map & 0xf);
  504. port_map &= 0xf;
  505. }
  506. /* cross check port_map and cap.n_ports */
  507. if (port_map) {
  508. u32 tmp_port_map = port_map;
  509. int n_ports = ahci_nr_ports(cap);
  510. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  511. if (tmp_port_map & (1 << i)) {
  512. n_ports--;
  513. tmp_port_map &= ~(1 << i);
  514. }
  515. }
  516. /* If n_ports and port_map are inconsistent, whine and
  517. * clear port_map and let it be generated from n_ports.
  518. */
  519. if (n_ports || tmp_port_map) {
  520. dev_printk(KERN_WARNING, &pdev->dev,
  521. "nr_ports (%u) and implemented port map "
  522. "(0x%x) don't match, using nr_ports\n",
  523. ahci_nr_ports(cap), port_map);
  524. port_map = 0;
  525. }
  526. }
  527. /* fabricate port_map from cap.nr_ports */
  528. if (!port_map) {
  529. port_map = (1 << ahci_nr_ports(cap)) - 1;
  530. dev_printk(KERN_WARNING, &pdev->dev,
  531. "forcing PORTS_IMPL to 0x%x\n", port_map);
  532. /* write the fixed up value to the PI register */
  533. hpriv->saved_port_map = port_map;
  534. }
  535. /* record values to use during operation */
  536. hpriv->cap = cap;
  537. hpriv->port_map = port_map;
  538. }
  539. /**
  540. * ahci_restore_initial_config - Restore initial config
  541. * @host: target ATA host
  542. *
  543. * Restore initial config stored by ahci_save_initial_config().
  544. *
  545. * LOCKING:
  546. * None.
  547. */
  548. static void ahci_restore_initial_config(struct ata_host *host)
  549. {
  550. struct ahci_host_priv *hpriv = host->private_data;
  551. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  552. writel(hpriv->saved_cap, mmio + HOST_CAP);
  553. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  554. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  555. }
  556. static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
  557. {
  558. static const int offset[] = {
  559. [SCR_STATUS] = PORT_SCR_STAT,
  560. [SCR_CONTROL] = PORT_SCR_CTL,
  561. [SCR_ERROR] = PORT_SCR_ERR,
  562. [SCR_ACTIVE] = PORT_SCR_ACT,
  563. [SCR_NOTIFICATION] = PORT_SCR_NTF,
  564. };
  565. struct ahci_host_priv *hpriv = ap->host->private_data;
  566. if (sc_reg < ARRAY_SIZE(offset) &&
  567. (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
  568. return offset[sc_reg];
  569. return 0;
  570. }
  571. static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  572. {
  573. void __iomem *port_mmio = ahci_port_base(ap);
  574. int offset = ahci_scr_offset(ap, sc_reg);
  575. if (offset) {
  576. *val = readl(port_mmio + offset);
  577. return 0;
  578. }
  579. return -EINVAL;
  580. }
  581. static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  582. {
  583. void __iomem *port_mmio = ahci_port_base(ap);
  584. int offset = ahci_scr_offset(ap, sc_reg);
  585. if (offset) {
  586. writel(val, port_mmio + offset);
  587. return 0;
  588. }
  589. return -EINVAL;
  590. }
  591. static void ahci_start_engine(struct ata_port *ap)
  592. {
  593. void __iomem *port_mmio = ahci_port_base(ap);
  594. u32 tmp;
  595. /* start DMA */
  596. tmp = readl(port_mmio + PORT_CMD);
  597. tmp |= PORT_CMD_START;
  598. writel(tmp, port_mmio + PORT_CMD);
  599. readl(port_mmio + PORT_CMD); /* flush */
  600. }
  601. static int ahci_stop_engine(struct ata_port *ap)
  602. {
  603. void __iomem *port_mmio = ahci_port_base(ap);
  604. u32 tmp;
  605. tmp = readl(port_mmio + PORT_CMD);
  606. /* check if the HBA is idle */
  607. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  608. return 0;
  609. /* setting HBA to idle */
  610. tmp &= ~PORT_CMD_START;
  611. writel(tmp, port_mmio + PORT_CMD);
  612. /* wait for engine to stop. This could be as long as 500 msec */
  613. tmp = ata_wait_register(port_mmio + PORT_CMD,
  614. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  615. if (tmp & PORT_CMD_LIST_ON)
  616. return -EIO;
  617. return 0;
  618. }
  619. static void ahci_start_fis_rx(struct ata_port *ap)
  620. {
  621. void __iomem *port_mmio = ahci_port_base(ap);
  622. struct ahci_host_priv *hpriv = ap->host->private_data;
  623. struct ahci_port_priv *pp = ap->private_data;
  624. u32 tmp;
  625. /* set FIS registers */
  626. if (hpriv->cap & HOST_CAP_64)
  627. writel((pp->cmd_slot_dma >> 16) >> 16,
  628. port_mmio + PORT_LST_ADDR_HI);
  629. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  630. if (hpriv->cap & HOST_CAP_64)
  631. writel((pp->rx_fis_dma >> 16) >> 16,
  632. port_mmio + PORT_FIS_ADDR_HI);
  633. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  634. /* enable FIS reception */
  635. tmp = readl(port_mmio + PORT_CMD);
  636. tmp |= PORT_CMD_FIS_RX;
  637. writel(tmp, port_mmio + PORT_CMD);
  638. /* flush */
  639. readl(port_mmio + PORT_CMD);
  640. }
  641. static int ahci_stop_fis_rx(struct ata_port *ap)
  642. {
  643. void __iomem *port_mmio = ahci_port_base(ap);
  644. u32 tmp;
  645. /* disable FIS reception */
  646. tmp = readl(port_mmio + PORT_CMD);
  647. tmp &= ~PORT_CMD_FIS_RX;
  648. writel(tmp, port_mmio + PORT_CMD);
  649. /* wait for completion, spec says 500ms, give it 1000 */
  650. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  651. PORT_CMD_FIS_ON, 10, 1000);
  652. if (tmp & PORT_CMD_FIS_ON)
  653. return -EBUSY;
  654. return 0;
  655. }
  656. static void ahci_power_up(struct ata_port *ap)
  657. {
  658. struct ahci_host_priv *hpriv = ap->host->private_data;
  659. void __iomem *port_mmio = ahci_port_base(ap);
  660. u32 cmd;
  661. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  662. /* spin up device */
  663. if (hpriv->cap & HOST_CAP_SSS) {
  664. cmd |= PORT_CMD_SPIN_UP;
  665. writel(cmd, port_mmio + PORT_CMD);
  666. }
  667. /* wake up link */
  668. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  669. }
  670. #ifdef CONFIG_PM
  671. static void ahci_power_down(struct ata_port *ap)
  672. {
  673. struct ahci_host_priv *hpriv = ap->host->private_data;
  674. void __iomem *port_mmio = ahci_port_base(ap);
  675. u32 cmd, scontrol;
  676. if (!(hpriv->cap & HOST_CAP_SSS))
  677. return;
  678. /* put device into listen mode, first set PxSCTL.DET to 0 */
  679. scontrol = readl(port_mmio + PORT_SCR_CTL);
  680. scontrol &= ~0xf;
  681. writel(scontrol, port_mmio + PORT_SCR_CTL);
  682. /* then set PxCMD.SUD to 0 */
  683. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  684. cmd &= ~PORT_CMD_SPIN_UP;
  685. writel(cmd, port_mmio + PORT_CMD);
  686. }
  687. #endif
  688. static void ahci_start_port(struct ata_port *ap)
  689. {
  690. /* enable FIS reception */
  691. ahci_start_fis_rx(ap);
  692. /* enable DMA */
  693. ahci_start_engine(ap);
  694. }
  695. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  696. {
  697. int rc;
  698. /* disable DMA */
  699. rc = ahci_stop_engine(ap);
  700. if (rc) {
  701. *emsg = "failed to stop engine";
  702. return rc;
  703. }
  704. /* disable FIS reception */
  705. rc = ahci_stop_fis_rx(ap);
  706. if (rc) {
  707. *emsg = "failed stop FIS RX";
  708. return rc;
  709. }
  710. return 0;
  711. }
  712. static int ahci_reset_controller(struct ata_host *host)
  713. {
  714. struct pci_dev *pdev = to_pci_dev(host->dev);
  715. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  716. u32 tmp;
  717. /* global controller reset */
  718. tmp = readl(mmio + HOST_CTL);
  719. if ((tmp & HOST_RESET) == 0) {
  720. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  721. readl(mmio + HOST_CTL); /* flush */
  722. }
  723. /* reset must complete within 1 second, or
  724. * the hardware should be considered fried.
  725. */
  726. ssleep(1);
  727. tmp = readl(mmio + HOST_CTL);
  728. if (tmp & HOST_RESET) {
  729. dev_printk(KERN_ERR, host->dev,
  730. "controller reset failed (0x%x)\n", tmp);
  731. return -EIO;
  732. }
  733. /* turn on AHCI mode */
  734. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  735. (void) readl(mmio + HOST_CTL); /* flush */
  736. /* some registers might be cleared on reset. restore initial values */
  737. ahci_restore_initial_config(host);
  738. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  739. u16 tmp16;
  740. /* configure PCS */
  741. pci_read_config_word(pdev, 0x92, &tmp16);
  742. tmp16 |= 0xf;
  743. pci_write_config_word(pdev, 0x92, tmp16);
  744. }
  745. return 0;
  746. }
  747. static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
  748. int port_no, void __iomem *mmio,
  749. void __iomem *port_mmio)
  750. {
  751. const char *emsg = NULL;
  752. int rc;
  753. u32 tmp;
  754. /* make sure port is not active */
  755. rc = ahci_deinit_port(ap, &emsg);
  756. if (rc)
  757. dev_printk(KERN_WARNING, &pdev->dev,
  758. "%s (%d)\n", emsg, rc);
  759. /* clear SError */
  760. tmp = readl(port_mmio + PORT_SCR_ERR);
  761. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  762. writel(tmp, port_mmio + PORT_SCR_ERR);
  763. /* clear port IRQ */
  764. tmp = readl(port_mmio + PORT_IRQ_STAT);
  765. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  766. if (tmp)
  767. writel(tmp, port_mmio + PORT_IRQ_STAT);
  768. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  769. }
  770. static void ahci_init_controller(struct ata_host *host)
  771. {
  772. struct pci_dev *pdev = to_pci_dev(host->dev);
  773. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  774. int i;
  775. void __iomem *port_mmio;
  776. u32 tmp;
  777. if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
  778. port_mmio = __ahci_port_base(host, 4);
  779. writel(0, port_mmio + PORT_IRQ_MASK);
  780. /* clear port IRQ */
  781. tmp = readl(port_mmio + PORT_IRQ_STAT);
  782. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  783. if (tmp)
  784. writel(tmp, port_mmio + PORT_IRQ_STAT);
  785. }
  786. for (i = 0; i < host->n_ports; i++) {
  787. struct ata_port *ap = host->ports[i];
  788. port_mmio = ahci_port_base(ap);
  789. if (ata_port_is_dummy(ap))
  790. continue;
  791. ahci_port_init(pdev, ap, i, mmio, port_mmio);
  792. }
  793. tmp = readl(mmio + HOST_CTL);
  794. VPRINTK("HOST_CTL 0x%x\n", tmp);
  795. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  796. tmp = readl(mmio + HOST_CTL);
  797. VPRINTK("HOST_CTL 0x%x\n", tmp);
  798. }
  799. static unsigned int ahci_dev_classify(struct ata_port *ap)
  800. {
  801. void __iomem *port_mmio = ahci_port_base(ap);
  802. struct ata_taskfile tf;
  803. u32 tmp;
  804. tmp = readl(port_mmio + PORT_SIG);
  805. tf.lbah = (tmp >> 24) & 0xff;
  806. tf.lbam = (tmp >> 16) & 0xff;
  807. tf.lbal = (tmp >> 8) & 0xff;
  808. tf.nsect = (tmp) & 0xff;
  809. return ata_dev_classify(&tf);
  810. }
  811. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  812. u32 opts)
  813. {
  814. dma_addr_t cmd_tbl_dma;
  815. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  816. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  817. pp->cmd_slot[tag].status = 0;
  818. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  819. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  820. }
  821. static int ahci_kick_engine(struct ata_port *ap, int force_restart)
  822. {
  823. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  824. struct ahci_host_priv *hpriv = ap->host->private_data;
  825. u32 tmp;
  826. int busy, rc;
  827. /* do we need to kick the port? */
  828. busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
  829. if (!busy && !force_restart)
  830. return 0;
  831. /* stop engine */
  832. rc = ahci_stop_engine(ap);
  833. if (rc)
  834. goto out_restart;
  835. /* need to do CLO? */
  836. if (!busy) {
  837. rc = 0;
  838. goto out_restart;
  839. }
  840. if (!(hpriv->cap & HOST_CAP_CLO)) {
  841. rc = -EOPNOTSUPP;
  842. goto out_restart;
  843. }
  844. /* perform CLO */
  845. tmp = readl(port_mmio + PORT_CMD);
  846. tmp |= PORT_CMD_CLO;
  847. writel(tmp, port_mmio + PORT_CMD);
  848. rc = 0;
  849. tmp = ata_wait_register(port_mmio + PORT_CMD,
  850. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  851. if (tmp & PORT_CMD_CLO)
  852. rc = -EIO;
  853. /* restart engine */
  854. out_restart:
  855. ahci_start_engine(ap);
  856. return rc;
  857. }
  858. static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
  859. struct ata_taskfile *tf, int is_cmd, u16 flags,
  860. unsigned long timeout_msec)
  861. {
  862. const u32 cmd_fis_len = 5; /* five dwords */
  863. struct ahci_port_priv *pp = ap->private_data;
  864. void __iomem *port_mmio = ahci_port_base(ap);
  865. u8 *fis = pp->cmd_tbl;
  866. u32 tmp;
  867. /* prep the command */
  868. ata_tf_to_fis(tf, pmp, is_cmd, fis);
  869. ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
  870. /* issue & wait */
  871. writel(1, port_mmio + PORT_CMD_ISSUE);
  872. if (timeout_msec) {
  873. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
  874. 1, timeout_msec);
  875. if (tmp & 0x1) {
  876. ahci_kick_engine(ap, 1);
  877. return -EBUSY;
  878. }
  879. } else
  880. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  881. return 0;
  882. }
  883. static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  884. int pmp, unsigned long deadline)
  885. {
  886. struct ata_port *ap = link->ap;
  887. const char *reason = NULL;
  888. unsigned long now, msecs;
  889. struct ata_taskfile tf;
  890. int rc;
  891. DPRINTK("ENTER\n");
  892. if (ata_link_offline(link)) {
  893. DPRINTK("PHY reports no device\n");
  894. *class = ATA_DEV_NONE;
  895. return 0;
  896. }
  897. /* prepare for SRST (AHCI-1.1 10.4.1) */
  898. rc = ahci_kick_engine(ap, 1);
  899. if (rc)
  900. ata_link_printk(link, KERN_WARNING,
  901. "failed to reset engine (errno=%d)", rc);
  902. ata_tf_init(link->device, &tf);
  903. /* issue the first D2H Register FIS */
  904. msecs = 0;
  905. now = jiffies;
  906. if (time_after(now, deadline))
  907. msecs = jiffies_to_msecs(deadline - now);
  908. tf.ctl |= ATA_SRST;
  909. if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
  910. AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
  911. rc = -EIO;
  912. reason = "1st FIS failed";
  913. goto fail;
  914. }
  915. /* spec says at least 5us, but be generous and sleep for 1ms */
  916. msleep(1);
  917. /* issue the second D2H Register FIS */
  918. tf.ctl &= ~ATA_SRST;
  919. ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
  920. /* spec mandates ">= 2ms" before checking status.
  921. * We wait 150ms, because that was the magic delay used for
  922. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  923. * between when the ATA command register is written, and then
  924. * status is checked. Because waiting for "a while" before
  925. * checking status is fine, post SRST, we perform this magic
  926. * delay here as well.
  927. */
  928. msleep(150);
  929. rc = ata_wait_ready(ap, deadline);
  930. /* link occupied, -ENODEV too is an error */
  931. if (rc) {
  932. reason = "device not ready";
  933. goto fail;
  934. }
  935. *class = ahci_dev_classify(ap);
  936. DPRINTK("EXIT, class=%u\n", *class);
  937. return 0;
  938. fail:
  939. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  940. return rc;
  941. }
  942. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  943. unsigned long deadline)
  944. {
  945. return ahci_do_softreset(link, class, 0, deadline);
  946. }
  947. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  948. unsigned long deadline)
  949. {
  950. struct ata_port *ap = link->ap;
  951. struct ahci_port_priv *pp = ap->private_data;
  952. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  953. struct ata_taskfile tf;
  954. int rc;
  955. DPRINTK("ENTER\n");
  956. ahci_stop_engine(ap);
  957. /* clear D2H reception area to properly wait for D2H FIS */
  958. ata_tf_init(link->device, &tf);
  959. tf.command = 0x80;
  960. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  961. rc = sata_std_hardreset(link, class, deadline);
  962. ahci_start_engine(ap);
  963. if (rc == 0 && ata_link_online(link))
  964. *class = ahci_dev_classify(ap);
  965. if (*class == ATA_DEV_UNKNOWN)
  966. *class = ATA_DEV_NONE;
  967. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  968. return rc;
  969. }
  970. static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
  971. unsigned long deadline)
  972. {
  973. struct ata_port *ap = link->ap;
  974. u32 serror;
  975. int rc;
  976. DPRINTK("ENTER\n");
  977. ahci_stop_engine(ap);
  978. rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
  979. deadline);
  980. /* vt8251 needs SError cleared for the port to operate */
  981. ahci_scr_read(ap, SCR_ERROR, &serror);
  982. ahci_scr_write(ap, SCR_ERROR, serror);
  983. ahci_start_engine(ap);
  984. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  985. /* vt8251 doesn't clear BSY on signature FIS reception,
  986. * request follow-up softreset.
  987. */
  988. return rc ?: -EAGAIN;
  989. }
  990. static void ahci_postreset(struct ata_link *link, unsigned int *class)
  991. {
  992. struct ata_port *ap = link->ap;
  993. void __iomem *port_mmio = ahci_port_base(ap);
  994. u32 new_tmp, tmp;
  995. ata_std_postreset(link, class);
  996. /* Make sure port's ATAPI bit is set appropriately */
  997. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  998. if (*class == ATA_DEV_ATAPI)
  999. new_tmp |= PORT_CMD_ATAPI;
  1000. else
  1001. new_tmp &= ~PORT_CMD_ATAPI;
  1002. if (new_tmp != tmp) {
  1003. writel(new_tmp, port_mmio + PORT_CMD);
  1004. readl(port_mmio + PORT_CMD); /* flush */
  1005. }
  1006. }
  1007. static u8 ahci_check_status(struct ata_port *ap)
  1008. {
  1009. void __iomem *mmio = ap->ioaddr.cmd_addr;
  1010. return readl(mmio + PORT_TFDATA) & 0xFF;
  1011. }
  1012. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  1013. {
  1014. struct ahci_port_priv *pp = ap->private_data;
  1015. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1016. ata_tf_from_fis(d2h_fis, tf);
  1017. }
  1018. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  1019. {
  1020. struct scatterlist *sg;
  1021. struct ahci_sg *ahci_sg;
  1022. unsigned int n_sg = 0;
  1023. VPRINTK("ENTER\n");
  1024. /*
  1025. * Next, the S/G list.
  1026. */
  1027. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  1028. ata_for_each_sg(sg, qc) {
  1029. dma_addr_t addr = sg_dma_address(sg);
  1030. u32 sg_len = sg_dma_len(sg);
  1031. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  1032. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1033. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  1034. ahci_sg++;
  1035. n_sg++;
  1036. }
  1037. return n_sg;
  1038. }
  1039. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  1040. {
  1041. struct ata_port *ap = qc->ap;
  1042. struct ahci_port_priv *pp = ap->private_data;
  1043. int is_atapi = is_atapi_taskfile(&qc->tf);
  1044. void *cmd_tbl;
  1045. u32 opts;
  1046. const u32 cmd_fis_len = 5; /* five dwords */
  1047. unsigned int n_elem;
  1048. /*
  1049. * Fill in command table information. First, the header,
  1050. * a SATA Register - Host to Device command FIS.
  1051. */
  1052. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1053. ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
  1054. if (is_atapi) {
  1055. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1056. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1057. }
  1058. n_elem = 0;
  1059. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1060. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1061. /*
  1062. * Fill in command slot information.
  1063. */
  1064. opts = cmd_fis_len | n_elem << 16;
  1065. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1066. opts |= AHCI_CMD_WRITE;
  1067. if (is_atapi)
  1068. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1069. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1070. }
  1071. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1072. {
  1073. struct ahci_port_priv *pp = ap->private_data;
  1074. struct ata_eh_info *ehi = &ap->link.eh_info;
  1075. unsigned int err_mask = 0, action = 0;
  1076. struct ata_queued_cmd *qc;
  1077. u32 serror;
  1078. ata_ehi_clear_desc(ehi);
  1079. /* AHCI needs SError cleared; otherwise, it might lock up */
  1080. ahci_scr_read(ap, SCR_ERROR, &serror);
  1081. ahci_scr_write(ap, SCR_ERROR, serror);
  1082. /* analyze @irq_stat */
  1083. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  1084. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1085. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  1086. irq_stat &= ~PORT_IRQ_IF_ERR;
  1087. if (irq_stat & PORT_IRQ_TF_ERR) {
  1088. err_mask |= AC_ERR_DEV;
  1089. if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
  1090. serror &= ~SERR_INTERNAL;
  1091. }
  1092. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1093. err_mask |= AC_ERR_HOST_BUS;
  1094. action |= ATA_EH_SOFTRESET;
  1095. }
  1096. if (irq_stat & PORT_IRQ_IF_ERR) {
  1097. err_mask |= AC_ERR_ATA_BUS;
  1098. action |= ATA_EH_SOFTRESET;
  1099. ata_ehi_push_desc(ehi, "interface fatal error");
  1100. }
  1101. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1102. ata_ehi_hotplugged(ehi);
  1103. ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
  1104. "connection status changed" : "PHY RDY changed");
  1105. }
  1106. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1107. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  1108. err_mask |= AC_ERR_HSM;
  1109. action |= ATA_EH_SOFTRESET;
  1110. ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
  1111. unk[0], unk[1], unk[2], unk[3]);
  1112. }
  1113. /* okay, let's hand over to EH */
  1114. ehi->serror |= serror;
  1115. ehi->action |= action;
  1116. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  1117. if (qc)
  1118. qc->err_mask |= err_mask;
  1119. else
  1120. ehi->err_mask |= err_mask;
  1121. if (irq_stat & PORT_IRQ_FREEZE)
  1122. ata_port_freeze(ap);
  1123. else
  1124. ata_port_abort(ap);
  1125. }
  1126. static void ahci_port_intr(struct ata_port *ap)
  1127. {
  1128. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1129. struct ata_eh_info *ehi = &ap->link.eh_info;
  1130. struct ahci_port_priv *pp = ap->private_data;
  1131. u32 status, qc_active;
  1132. int rc, known_irq = 0;
  1133. status = readl(port_mmio + PORT_IRQ_STAT);
  1134. writel(status, port_mmio + PORT_IRQ_STAT);
  1135. if (unlikely(status & PORT_IRQ_ERROR)) {
  1136. ahci_error_intr(ap, status);
  1137. return;
  1138. }
  1139. if (status & PORT_IRQ_SDB_FIS) {
  1140. /*
  1141. * if this is an ATAPI device with AN turned on,
  1142. * then we should interrogate the device to
  1143. * determine the cause of the interrupt
  1144. *
  1145. * for AN - this we should check the SDB FIS
  1146. * and find the I and N bits set
  1147. */
  1148. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1149. u32 f0 = le32_to_cpu(f[0]);
  1150. /* check the 'N' bit in word 0 of the FIS */
  1151. if (f0 & (1 << 15)) {
  1152. int port_addr = ((f0 & 0x00000f00) >> 8);
  1153. struct ata_device *adev;
  1154. if (port_addr < ATA_MAX_DEVICES) {
  1155. adev = &ap->link.device[port_addr];
  1156. if (adev->flags & ATA_DFLAG_AN)
  1157. ata_scsi_media_change_notify(adev);
  1158. }
  1159. }
  1160. }
  1161. if (ap->link.sactive)
  1162. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1163. else
  1164. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1165. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  1166. if (rc > 0)
  1167. return;
  1168. if (rc < 0) {
  1169. ehi->err_mask |= AC_ERR_HSM;
  1170. ehi->action |= ATA_EH_SOFTRESET;
  1171. ata_port_freeze(ap);
  1172. return;
  1173. }
  1174. /* hmmm... a spurious interupt */
  1175. /* if !NCQ, ignore. No modern ATA device has broken HSM
  1176. * implementation for non-NCQ commands.
  1177. */
  1178. if (!ap->link.sactive)
  1179. return;
  1180. if (status & PORT_IRQ_D2H_REG_FIS) {
  1181. if (!pp->ncq_saw_d2h)
  1182. ata_port_printk(ap, KERN_INFO,
  1183. "D2H reg with I during NCQ, "
  1184. "this message won't be printed again\n");
  1185. pp->ncq_saw_d2h = 1;
  1186. known_irq = 1;
  1187. }
  1188. if (status & PORT_IRQ_DMAS_FIS) {
  1189. if (!pp->ncq_saw_dmas)
  1190. ata_port_printk(ap, KERN_INFO,
  1191. "DMAS FIS during NCQ, "
  1192. "this message won't be printed again\n");
  1193. pp->ncq_saw_dmas = 1;
  1194. known_irq = 1;
  1195. }
  1196. if (status & PORT_IRQ_SDB_FIS) {
  1197. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1198. if (le32_to_cpu(f[1])) {
  1199. /* SDB FIS containing spurious completions
  1200. * might be dangerous, whine and fail commands
  1201. * with HSM violation. EH will turn off NCQ
  1202. * after several such failures.
  1203. */
  1204. ata_ehi_push_desc(ehi,
  1205. "spurious completions during NCQ "
  1206. "issue=0x%x SAct=0x%x FIS=%08x:%08x",
  1207. readl(port_mmio + PORT_CMD_ISSUE),
  1208. readl(port_mmio + PORT_SCR_ACT),
  1209. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1210. ehi->err_mask |= AC_ERR_HSM;
  1211. ehi->action |= ATA_EH_SOFTRESET;
  1212. ata_port_freeze(ap);
  1213. } else {
  1214. if (!pp->ncq_saw_sdb)
  1215. ata_port_printk(ap, KERN_INFO,
  1216. "spurious SDB FIS %08x:%08x during NCQ, "
  1217. "this message won't be printed again\n",
  1218. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1219. pp->ncq_saw_sdb = 1;
  1220. }
  1221. known_irq = 1;
  1222. }
  1223. if (!known_irq)
  1224. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  1225. "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
  1226. status, ap->link.active_tag, ap->link.sactive);
  1227. }
  1228. static void ahci_irq_clear(struct ata_port *ap)
  1229. {
  1230. /* TODO */
  1231. }
  1232. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1233. {
  1234. struct ata_host *host = dev_instance;
  1235. struct ahci_host_priv *hpriv;
  1236. unsigned int i, handled = 0;
  1237. void __iomem *mmio;
  1238. u32 irq_stat, irq_ack = 0;
  1239. VPRINTK("ENTER\n");
  1240. hpriv = host->private_data;
  1241. mmio = host->iomap[AHCI_PCI_BAR];
  1242. /* sigh. 0xffffffff is a valid return from h/w */
  1243. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1244. irq_stat &= hpriv->port_map;
  1245. if (!irq_stat)
  1246. return IRQ_NONE;
  1247. spin_lock(&host->lock);
  1248. for (i = 0; i < host->n_ports; i++) {
  1249. struct ata_port *ap;
  1250. if (!(irq_stat & (1 << i)))
  1251. continue;
  1252. ap = host->ports[i];
  1253. if (ap) {
  1254. ahci_port_intr(ap);
  1255. VPRINTK("port %u\n", i);
  1256. } else {
  1257. VPRINTK("port %u (no irq)\n", i);
  1258. if (ata_ratelimit())
  1259. dev_printk(KERN_WARNING, host->dev,
  1260. "interrupt on disabled port %u\n", i);
  1261. }
  1262. irq_ack |= (1 << i);
  1263. }
  1264. if (irq_ack) {
  1265. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1266. handled = 1;
  1267. }
  1268. spin_unlock(&host->lock);
  1269. VPRINTK("EXIT\n");
  1270. return IRQ_RETVAL(handled);
  1271. }
  1272. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1273. {
  1274. struct ata_port *ap = qc->ap;
  1275. void __iomem *port_mmio = ahci_port_base(ap);
  1276. if (qc->tf.protocol == ATA_PROT_NCQ)
  1277. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1278. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1279. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1280. return 0;
  1281. }
  1282. static void ahci_freeze(struct ata_port *ap)
  1283. {
  1284. void __iomem *port_mmio = ahci_port_base(ap);
  1285. /* turn IRQ off */
  1286. writel(0, port_mmio + PORT_IRQ_MASK);
  1287. }
  1288. static void ahci_thaw(struct ata_port *ap)
  1289. {
  1290. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1291. void __iomem *port_mmio = ahci_port_base(ap);
  1292. u32 tmp;
  1293. struct ahci_port_priv *pp = ap->private_data;
  1294. /* clear IRQ */
  1295. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1296. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1297. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1298. /* turn IRQ back on */
  1299. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1300. }
  1301. static void ahci_error_handler(struct ata_port *ap)
  1302. {
  1303. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1304. /* restart engine */
  1305. ahci_stop_engine(ap);
  1306. ahci_start_engine(ap);
  1307. }
  1308. /* perform recovery */
  1309. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1310. ahci_postreset);
  1311. }
  1312. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1313. {
  1314. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1315. /* restart engine */
  1316. ahci_stop_engine(ap);
  1317. ahci_start_engine(ap);
  1318. }
  1319. /* perform recovery */
  1320. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1321. ahci_postreset);
  1322. }
  1323. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1324. {
  1325. struct ata_port *ap = qc->ap;
  1326. /* make DMA engine forget about the failed command */
  1327. if (qc->flags & ATA_QCFLAG_FAILED)
  1328. ahci_kick_engine(ap, 1);
  1329. }
  1330. static int ahci_port_resume(struct ata_port *ap)
  1331. {
  1332. ahci_power_up(ap);
  1333. ahci_start_port(ap);
  1334. return 0;
  1335. }
  1336. #ifdef CONFIG_PM
  1337. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1338. {
  1339. const char *emsg = NULL;
  1340. int rc;
  1341. rc = ahci_deinit_port(ap, &emsg);
  1342. if (rc == 0)
  1343. ahci_power_down(ap);
  1344. else {
  1345. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1346. ahci_start_port(ap);
  1347. }
  1348. return rc;
  1349. }
  1350. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1351. {
  1352. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1353. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1354. u32 ctl;
  1355. if (mesg.event == PM_EVENT_SUSPEND) {
  1356. /* AHCI spec rev1.1 section 8.3.3:
  1357. * Software must disable interrupts prior to requesting a
  1358. * transition of the HBA to D3 state.
  1359. */
  1360. ctl = readl(mmio + HOST_CTL);
  1361. ctl &= ~HOST_IRQ_EN;
  1362. writel(ctl, mmio + HOST_CTL);
  1363. readl(mmio + HOST_CTL); /* flush */
  1364. }
  1365. return ata_pci_device_suspend(pdev, mesg);
  1366. }
  1367. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1368. {
  1369. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1370. int rc;
  1371. rc = ata_pci_device_do_resume(pdev);
  1372. if (rc)
  1373. return rc;
  1374. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1375. rc = ahci_reset_controller(host);
  1376. if (rc)
  1377. return rc;
  1378. ahci_init_controller(host);
  1379. }
  1380. ata_host_resume(host);
  1381. return 0;
  1382. }
  1383. #endif
  1384. static int ahci_port_start(struct ata_port *ap)
  1385. {
  1386. struct device *dev = ap->host->dev;
  1387. struct ahci_port_priv *pp;
  1388. void *mem;
  1389. dma_addr_t mem_dma;
  1390. int rc;
  1391. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1392. if (!pp)
  1393. return -ENOMEM;
  1394. rc = ata_pad_alloc(ap, dev);
  1395. if (rc)
  1396. return rc;
  1397. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1398. GFP_KERNEL);
  1399. if (!mem)
  1400. return -ENOMEM;
  1401. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1402. /*
  1403. * First item in chunk of DMA memory: 32-slot command table,
  1404. * 32 bytes each in size
  1405. */
  1406. pp->cmd_slot = mem;
  1407. pp->cmd_slot_dma = mem_dma;
  1408. mem += AHCI_CMD_SLOT_SZ;
  1409. mem_dma += AHCI_CMD_SLOT_SZ;
  1410. /*
  1411. * Second item: Received-FIS area
  1412. */
  1413. pp->rx_fis = mem;
  1414. pp->rx_fis_dma = mem_dma;
  1415. mem += AHCI_RX_FIS_SZ;
  1416. mem_dma += AHCI_RX_FIS_SZ;
  1417. /*
  1418. * Third item: data area for storing a single command
  1419. * and its scatter-gather table
  1420. */
  1421. pp->cmd_tbl = mem;
  1422. pp->cmd_tbl_dma = mem_dma;
  1423. /*
  1424. * Save off initial list of interrupts to be enabled.
  1425. * This could be changed later
  1426. */
  1427. pp->intr_mask = DEF_PORT_IRQ;
  1428. ap->private_data = pp;
  1429. /* engage engines, captain */
  1430. return ahci_port_resume(ap);
  1431. }
  1432. static void ahci_port_stop(struct ata_port *ap)
  1433. {
  1434. const char *emsg = NULL;
  1435. int rc;
  1436. /* de-initialize port */
  1437. rc = ahci_deinit_port(ap, &emsg);
  1438. if (rc)
  1439. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1440. }
  1441. static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
  1442. {
  1443. int rc;
  1444. if (using_dac &&
  1445. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1446. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1447. if (rc) {
  1448. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1449. if (rc) {
  1450. dev_printk(KERN_ERR, &pdev->dev,
  1451. "64-bit DMA enable failed\n");
  1452. return rc;
  1453. }
  1454. }
  1455. } else {
  1456. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1457. if (rc) {
  1458. dev_printk(KERN_ERR, &pdev->dev,
  1459. "32-bit DMA enable failed\n");
  1460. return rc;
  1461. }
  1462. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1463. if (rc) {
  1464. dev_printk(KERN_ERR, &pdev->dev,
  1465. "32-bit consistent DMA enable failed\n");
  1466. return rc;
  1467. }
  1468. }
  1469. return 0;
  1470. }
  1471. static void ahci_print_info(struct ata_host *host)
  1472. {
  1473. struct ahci_host_priv *hpriv = host->private_data;
  1474. struct pci_dev *pdev = to_pci_dev(host->dev);
  1475. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1476. u32 vers, cap, impl, speed;
  1477. const char *speed_s;
  1478. u16 cc;
  1479. const char *scc_s;
  1480. vers = readl(mmio + HOST_VERSION);
  1481. cap = hpriv->cap;
  1482. impl = hpriv->port_map;
  1483. speed = (cap >> 20) & 0xf;
  1484. if (speed == 1)
  1485. speed_s = "1.5";
  1486. else if (speed == 2)
  1487. speed_s = "3";
  1488. else
  1489. speed_s = "?";
  1490. pci_read_config_word(pdev, 0x0a, &cc);
  1491. if (cc == PCI_CLASS_STORAGE_IDE)
  1492. scc_s = "IDE";
  1493. else if (cc == PCI_CLASS_STORAGE_SATA)
  1494. scc_s = "SATA";
  1495. else if (cc == PCI_CLASS_STORAGE_RAID)
  1496. scc_s = "RAID";
  1497. else
  1498. scc_s = "unknown";
  1499. dev_printk(KERN_INFO, &pdev->dev,
  1500. "AHCI %02x%02x.%02x%02x "
  1501. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1502. ,
  1503. (vers >> 24) & 0xff,
  1504. (vers >> 16) & 0xff,
  1505. (vers >> 8) & 0xff,
  1506. vers & 0xff,
  1507. ((cap >> 8) & 0x1f) + 1,
  1508. (cap & 0x1f) + 1,
  1509. speed_s,
  1510. impl,
  1511. scc_s);
  1512. dev_printk(KERN_INFO, &pdev->dev,
  1513. "flags: "
  1514. "%s%s%s%s%s%s%s"
  1515. "%s%s%s%s%s%s%s\n"
  1516. ,
  1517. cap & (1 << 31) ? "64bit " : "",
  1518. cap & (1 << 30) ? "ncq " : "",
  1519. cap & (1 << 29) ? "sntf " : "",
  1520. cap & (1 << 28) ? "ilck " : "",
  1521. cap & (1 << 27) ? "stag " : "",
  1522. cap & (1 << 26) ? "pm " : "",
  1523. cap & (1 << 25) ? "led " : "",
  1524. cap & (1 << 24) ? "clo " : "",
  1525. cap & (1 << 19) ? "nz " : "",
  1526. cap & (1 << 18) ? "only " : "",
  1527. cap & (1 << 17) ? "pmp " : "",
  1528. cap & (1 << 15) ? "pio " : "",
  1529. cap & (1 << 14) ? "slum " : "",
  1530. cap & (1 << 13) ? "part " : ""
  1531. );
  1532. }
  1533. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1534. {
  1535. static int printed_version;
  1536. struct ata_port_info pi = ahci_port_info[ent->driver_data];
  1537. const struct ata_port_info *ppi[] = { &pi, NULL };
  1538. struct device *dev = &pdev->dev;
  1539. struct ahci_host_priv *hpriv;
  1540. struct ata_host *host;
  1541. int i, rc;
  1542. VPRINTK("ENTER\n");
  1543. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1544. if (!printed_version++)
  1545. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1546. /* acquire resources */
  1547. rc = pcim_enable_device(pdev);
  1548. if (rc)
  1549. return rc;
  1550. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1551. if (rc == -EBUSY)
  1552. pcim_pin_device(pdev);
  1553. if (rc)
  1554. return rc;
  1555. if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
  1556. pci_intx(pdev, 1);
  1557. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1558. if (!hpriv)
  1559. return -ENOMEM;
  1560. /* save initial config */
  1561. ahci_save_initial_config(pdev, &pi, hpriv);
  1562. /* prepare host */
  1563. if (hpriv->cap & HOST_CAP_NCQ)
  1564. pi.flags |= ATA_FLAG_NCQ;
  1565. host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
  1566. if (!host)
  1567. return -ENOMEM;
  1568. host->iomap = pcim_iomap_table(pdev);
  1569. host->private_data = hpriv;
  1570. for (i = 0; i < host->n_ports; i++) {
  1571. struct ata_port *ap = host->ports[i];
  1572. void __iomem *port_mmio = ahci_port_base(ap);
  1573. ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
  1574. ata_port_pbar_desc(ap, AHCI_PCI_BAR,
  1575. 0x100 + ap->port_no * 0x80, "port");
  1576. /* standard SATA port setup */
  1577. if (hpriv->port_map & (1 << i))
  1578. ap->ioaddr.cmd_addr = port_mmio;
  1579. /* disabled/not-implemented port */
  1580. else
  1581. ap->ops = &ata_dummy_port_ops;
  1582. }
  1583. /* initialize adapter */
  1584. rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
  1585. if (rc)
  1586. return rc;
  1587. rc = ahci_reset_controller(host);
  1588. if (rc)
  1589. return rc;
  1590. ahci_init_controller(host);
  1591. ahci_print_info(host);
  1592. pci_set_master(pdev);
  1593. return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
  1594. &ahci_sht);
  1595. }
  1596. static int __init ahci_init(void)
  1597. {
  1598. return pci_register_driver(&ahci_pci_driver);
  1599. }
  1600. static void __exit ahci_exit(void)
  1601. {
  1602. pci_unregister_driver(&ahci_pci_driver);
  1603. }
  1604. MODULE_AUTHOR("Jeff Garzik");
  1605. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1606. MODULE_LICENSE("GPL");
  1607. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1608. MODULE_VERSION(DRV_VERSION);
  1609. module_init(ahci_init);
  1610. module_exit(ahci_exit);