ct-ca9x4.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * Versatile Express Core Tile Cortex A9x4 Support
  3. */
  4. #include <linux/init.h>
  5. #include <linux/gfp.h>
  6. #include <linux/device.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/amba/bus.h>
  10. #include <linux/amba/clcd.h>
  11. #include <asm/clkdev.h>
  12. #include <asm/pgtable.h>
  13. #include <asm/hardware/arm_timer.h>
  14. #include <asm/hardware/cache-l2x0.h>
  15. #include <asm/hardware/gic.h>
  16. #include <asm/mach-types.h>
  17. #include <asm/pmu.h>
  18. #include <asm/smp_twd.h>
  19. #include <mach/clkdev.h>
  20. #include <mach/ct-ca9x4.h>
  21. #include <plat/timer-sp.h>
  22. #include <asm/mach/arch.h>
  23. #include <asm/mach/map.h>
  24. #include <asm/mach/time.h>
  25. #include "core.h"
  26. #include <mach/motherboard.h>
  27. #define V2M_PA_CS7 0x10000000
  28. static struct map_desc ct_ca9x4_io_desc[] __initdata = {
  29. {
  30. .virtual = __MMIO_P2V(CT_CA9X4_MPIC),
  31. .pfn = __phys_to_pfn(CT_CA9X4_MPIC),
  32. .length = SZ_16K,
  33. .type = MT_DEVICE,
  34. }, {
  35. .virtual = __MMIO_P2V(CT_CA9X4_SP804_TIMER),
  36. .pfn = __phys_to_pfn(CT_CA9X4_SP804_TIMER),
  37. .length = SZ_4K,
  38. .type = MT_DEVICE,
  39. }, {
  40. .virtual = __MMIO_P2V(CT_CA9X4_L2CC),
  41. .pfn = __phys_to_pfn(CT_CA9X4_L2CC),
  42. .length = SZ_4K,
  43. .type = MT_DEVICE,
  44. },
  45. };
  46. static void __init ct_ca9x4_map_io(void)
  47. {
  48. twd_base = MMIO_P2V(A9_MPCORE_TWD);
  49. v2m_map_io(ct_ca9x4_io_desc, ARRAY_SIZE(ct_ca9x4_io_desc));
  50. }
  51. void __iomem *gic_cpu_base_addr;
  52. static void __init ct_ca9x4_init_irq(void)
  53. {
  54. gic_cpu_base_addr = MMIO_P2V(A9_MPCORE_GIC_CPU);
  55. gic_dist_init(0, MMIO_P2V(A9_MPCORE_GIC_DIST), 29);
  56. gic_cpu_init(0, gic_cpu_base_addr);
  57. }
  58. #if 0
  59. static void ct_ca9x4_timer_init(void)
  60. {
  61. writel(0, MMIO_P2V(CT_CA9X4_TIMER0) + TIMER_CTRL);
  62. writel(0, MMIO_P2V(CT_CA9X4_TIMER1) + TIMER_CTRL);
  63. sp804_clocksource_init(MMIO_P2V(CT_CA9X4_TIMER1));
  64. sp804_clockevents_init(MMIO_P2V(CT_CA9X4_TIMER0), IRQ_CT_CA9X4_TIMER0);
  65. }
  66. static struct sys_timer ct_ca9x4_timer = {
  67. .init = ct_ca9x4_timer_init,
  68. };
  69. #endif
  70. static struct clcd_panel xvga_panel = {
  71. .mode = {
  72. .name = "XVGA",
  73. .refresh = 60,
  74. .xres = 1024,
  75. .yres = 768,
  76. .pixclock = 15384,
  77. .left_margin = 168,
  78. .right_margin = 8,
  79. .upper_margin = 29,
  80. .lower_margin = 3,
  81. .hsync_len = 144,
  82. .vsync_len = 6,
  83. .sync = 0,
  84. .vmode = FB_VMODE_NONINTERLACED,
  85. },
  86. .width = -1,
  87. .height = -1,
  88. .tim2 = TIM2_BCD | TIM2_IPC,
  89. .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
  90. .bpp = 16,
  91. };
  92. static void ct_ca9x4_clcd_enable(struct clcd_fb *fb)
  93. {
  94. v2m_cfg_write(SYS_CFG_MUXFPGA | SYS_CFG_SITE_DB1, 0);
  95. v2m_cfg_write(SYS_CFG_DVIMODE | SYS_CFG_SITE_DB1, 2);
  96. }
  97. static int ct_ca9x4_clcd_setup(struct clcd_fb *fb)
  98. {
  99. unsigned long framesize = 1024 * 768 * 2;
  100. dma_addr_t dma;
  101. fb->panel = &xvga_panel;
  102. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
  103. &dma, GFP_KERNEL);
  104. if (!fb->fb.screen_base) {
  105. printk(KERN_ERR "CLCD: unable to map frame buffer\n");
  106. return -ENOMEM;
  107. }
  108. fb->fb.fix.smem_start = dma;
  109. fb->fb.fix.smem_len = framesize;
  110. return 0;
  111. }
  112. static int ct_ca9x4_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  113. {
  114. return dma_mmap_writecombine(&fb->dev->dev, vma, fb->fb.screen_base,
  115. fb->fb.fix.smem_start, fb->fb.fix.smem_len);
  116. }
  117. static void ct_ca9x4_clcd_remove(struct clcd_fb *fb)
  118. {
  119. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  120. fb->fb.screen_base, fb->fb.fix.smem_start);
  121. }
  122. static struct clcd_board ct_ca9x4_clcd_data = {
  123. .name = "CT-CA9X4",
  124. .check = clcdfb_check,
  125. .decode = clcdfb_decode,
  126. .enable = ct_ca9x4_clcd_enable,
  127. .setup = ct_ca9x4_clcd_setup,
  128. .mmap = ct_ca9x4_clcd_mmap,
  129. .remove = ct_ca9x4_clcd_remove,
  130. };
  131. static AMBA_DEVICE(clcd, "ct:clcd", CT_CA9X4_CLCDC, &ct_ca9x4_clcd_data);
  132. static AMBA_DEVICE(dmc, "ct:dmc", CT_CA9X4_DMC, NULL);
  133. static AMBA_DEVICE(smc, "ct:smc", CT_CA9X4_SMC, NULL);
  134. static AMBA_DEVICE(gpio, "ct:gpio", CT_CA9X4_GPIO, NULL);
  135. static struct amba_device *ct_ca9x4_amba_devs[] __initdata = {
  136. &clcd_device,
  137. &dmc_device,
  138. &smc_device,
  139. &gpio_device,
  140. };
  141. static long ct_round(struct clk *clk, unsigned long rate)
  142. {
  143. return rate;
  144. }
  145. static int ct_set(struct clk *clk, unsigned long rate)
  146. {
  147. return v2m_cfg_write(SYS_CFG_OSC | SYS_CFG_SITE_DB1 | 1, rate);
  148. }
  149. static const struct clk_ops osc1_clk_ops = {
  150. .round = ct_round,
  151. .set = ct_set,
  152. };
  153. static struct clk osc1_clk = {
  154. .ops = &osc1_clk_ops,
  155. .rate = 24000000,
  156. };
  157. static struct clk_lookup lookups[] = {
  158. { /* CLCD */
  159. .dev_id = "ct:clcd",
  160. .clk = &osc1_clk,
  161. },
  162. };
  163. static struct resource pmu_resources[] = {
  164. [0] = {
  165. .start = IRQ_CT_CA9X4_PMU_CPU0,
  166. .end = IRQ_CT_CA9X4_PMU_CPU0,
  167. .flags = IORESOURCE_IRQ,
  168. },
  169. [1] = {
  170. .start = IRQ_CT_CA9X4_PMU_CPU1,
  171. .end = IRQ_CT_CA9X4_PMU_CPU1,
  172. .flags = IORESOURCE_IRQ,
  173. },
  174. [2] = {
  175. .start = IRQ_CT_CA9X4_PMU_CPU2,
  176. .end = IRQ_CT_CA9X4_PMU_CPU2,
  177. .flags = IORESOURCE_IRQ,
  178. },
  179. [3] = {
  180. .start = IRQ_CT_CA9X4_PMU_CPU3,
  181. .end = IRQ_CT_CA9X4_PMU_CPU3,
  182. .flags = IORESOURCE_IRQ,
  183. },
  184. };
  185. static struct platform_device pmu_device = {
  186. .name = "arm-pmu",
  187. .id = ARM_PMU_DEVICE_CPU,
  188. .num_resources = ARRAY_SIZE(pmu_resources),
  189. .resource = pmu_resources,
  190. };
  191. static void ct_ca9x4_init(void)
  192. {
  193. int i;
  194. #ifdef CONFIG_CACHE_L2X0
  195. l2x0_init(MMIO_P2V(CT_CA9X4_L2CC), 0x00000000, 0xfe0fffff);
  196. #endif
  197. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  198. for (i = 0; i < ARRAY_SIZE(ct_ca9x4_amba_devs); i++)
  199. amba_device_register(ct_ca9x4_amba_devs[i], &iomem_resource);
  200. platform_device_register(&pmu_device);
  201. }
  202. MACHINE_START(VEXPRESS, "ARM-Versatile Express CA9x4")
  203. .phys_io = V2M_UART0 & SECTION_MASK,
  204. .io_pg_offst = (__MMIO_P2V(V2M_UART0) >> 18) & 0xfffc,
  205. .boot_params = PHYS_OFFSET + 0x00000100,
  206. .map_io = ct_ca9x4_map_io,
  207. .init_irq = ct_ca9x4_init_irq,
  208. #if 0
  209. .timer = &ct_ca9x4_timer,
  210. #else
  211. .timer = &v2m_timer,
  212. #endif
  213. .init_machine = ct_ca9x4_init,
  214. MACHINE_END