control.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * OMAP2/3 System Control Module register access
  3. *
  4. * Copyright (C) 2007 Texas Instruments, Inc.
  5. * Copyright (C) 2007 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include <plat/common.h>
  17. #include <plat/control.h>
  18. #include <plat/sdrc.h>
  19. #include "cm-regbits-34xx.h"
  20. #include "prm-regbits-34xx.h"
  21. #include "cm.h"
  22. #include "prm.h"
  23. #include "sdrc.h"
  24. static void __iomem *omap2_ctrl_base;
  25. static void __iomem *omap4_ctrl_pad_base;
  26. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  27. struct omap3_scratchpad {
  28. u32 boot_config_ptr;
  29. u32 public_restore_ptr;
  30. u32 secure_ram_restore_ptr;
  31. u32 sdrc_module_semaphore;
  32. u32 prcm_block_offset;
  33. u32 sdrc_block_offset;
  34. };
  35. struct omap3_scratchpad_prcm_block {
  36. u32 prm_clksrc_ctrl;
  37. u32 prm_clksel;
  38. u32 cm_clksel_core;
  39. u32 cm_clksel_wkup;
  40. u32 cm_clken_pll;
  41. u32 cm_autoidle_pll;
  42. u32 cm_clksel1_pll;
  43. u32 cm_clksel2_pll;
  44. u32 cm_clksel3_pll;
  45. u32 cm_clken_pll_mpu;
  46. u32 cm_autoidle_pll_mpu;
  47. u32 cm_clksel1_pll_mpu;
  48. u32 cm_clksel2_pll_mpu;
  49. u32 prcm_block_size;
  50. };
  51. struct omap3_scratchpad_sdrc_block {
  52. u16 sysconfig;
  53. u16 cs_cfg;
  54. u16 sharing;
  55. u16 err_type;
  56. u32 dll_a_ctrl;
  57. u32 dll_b_ctrl;
  58. u32 power;
  59. u32 cs_0;
  60. u32 mcfg_0;
  61. u16 mr_0;
  62. u16 emr_1_0;
  63. u16 emr_2_0;
  64. u16 emr_3_0;
  65. u32 actim_ctrla_0;
  66. u32 actim_ctrlb_0;
  67. u32 rfr_ctrl_0;
  68. u32 cs_1;
  69. u32 mcfg_1;
  70. u16 mr_1;
  71. u16 emr_1_1;
  72. u16 emr_2_1;
  73. u16 emr_3_1;
  74. u32 actim_ctrla_1;
  75. u32 actim_ctrlb_1;
  76. u32 rfr_ctrl_1;
  77. u16 dcdl_1_ctrl;
  78. u16 dcdl_2_ctrl;
  79. u32 flags;
  80. u32 block_size;
  81. };
  82. void *omap3_secure_ram_storage;
  83. /*
  84. * This is used to store ARM registers in SDRAM before attempting
  85. * an MPU OFF. The save and restore happens from the SRAM sleep code.
  86. * The address is stored in scratchpad, so that it can be used
  87. * during the restore path.
  88. */
  89. u32 omap3_arm_context[128];
  90. struct omap3_control_regs {
  91. u32 sysconfig;
  92. u32 devconf0;
  93. u32 mem_dftrw0;
  94. u32 mem_dftrw1;
  95. u32 msuspendmux_0;
  96. u32 msuspendmux_1;
  97. u32 msuspendmux_2;
  98. u32 msuspendmux_3;
  99. u32 msuspendmux_4;
  100. u32 msuspendmux_5;
  101. u32 sec_ctrl;
  102. u32 devconf1;
  103. u32 csirxfe;
  104. u32 iva2_bootaddr;
  105. u32 iva2_bootmod;
  106. u32 debobs_0;
  107. u32 debobs_1;
  108. u32 debobs_2;
  109. u32 debobs_3;
  110. u32 debobs_4;
  111. u32 debobs_5;
  112. u32 debobs_6;
  113. u32 debobs_7;
  114. u32 debobs_8;
  115. u32 prog_io0;
  116. u32 prog_io1;
  117. u32 dss_dpll_spreading;
  118. u32 core_dpll_spreading;
  119. u32 per_dpll_spreading;
  120. u32 usbhost_dpll_spreading;
  121. u32 pbias_lite;
  122. u32 temp_sensor;
  123. u32 sramldo4;
  124. u32 sramldo5;
  125. u32 csi;
  126. };
  127. static struct omap3_control_regs control_context;
  128. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
  129. #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
  130. #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
  131. void __init omap2_set_globals_control(struct omap_globals *omap2_globals)
  132. {
  133. /* Static mapping, never released */
  134. if (omap2_globals->ctrl) {
  135. omap2_ctrl_base = ioremap(omap2_globals->ctrl, SZ_4K);
  136. WARN_ON(!omap2_ctrl_base);
  137. }
  138. /* Static mapping, never released */
  139. if (omap2_globals->ctrl_pad) {
  140. omap4_ctrl_pad_base = ioremap(omap2_globals->ctrl_pad, SZ_4K);
  141. WARN_ON(!omap4_ctrl_pad_base);
  142. }
  143. }
  144. void __iomem *omap_ctrl_base_get(void)
  145. {
  146. return omap2_ctrl_base;
  147. }
  148. u8 omap_ctrl_readb(u16 offset)
  149. {
  150. return __raw_readb(OMAP_CTRL_REGADDR(offset));
  151. }
  152. u16 omap_ctrl_readw(u16 offset)
  153. {
  154. return __raw_readw(OMAP_CTRL_REGADDR(offset));
  155. }
  156. u32 omap_ctrl_readl(u16 offset)
  157. {
  158. return __raw_readl(OMAP_CTRL_REGADDR(offset));
  159. }
  160. void omap_ctrl_writeb(u8 val, u16 offset)
  161. {
  162. __raw_writeb(val, OMAP_CTRL_REGADDR(offset));
  163. }
  164. void omap_ctrl_writew(u16 val, u16 offset)
  165. {
  166. __raw_writew(val, OMAP_CTRL_REGADDR(offset));
  167. }
  168. void omap_ctrl_writel(u32 val, u16 offset)
  169. {
  170. __raw_writel(val, OMAP_CTRL_REGADDR(offset));
  171. }
  172. /*
  173. * On OMAP4 control pad are not addressable from control
  174. * core base. So the common omap_ctrl_read/write APIs breaks
  175. * Hence export separate APIs to manage the omap4 pad control
  176. * registers. This APIs will work only for OMAP4
  177. */
  178. u32 omap4_ctrl_pad_readl(u16 offset)
  179. {
  180. return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset));
  181. }
  182. void omap4_ctrl_pad_writel(u32 val, u16 offset)
  183. {
  184. __raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset));
  185. }
  186. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  187. /*
  188. * Clears the scratchpad contents in case of cold boot-
  189. * called during bootup
  190. */
  191. void omap3_clear_scratchpad_contents(void)
  192. {
  193. u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
  194. u32 *v_addr;
  195. u32 offset = 0;
  196. v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
  197. if (prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
  198. OMAP3430_GLOBAL_COLD_RST_MASK) {
  199. for ( ; offset <= max_offset; offset += 0x4)
  200. __raw_writel(0x0, (v_addr + offset));
  201. prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
  202. OMAP3430_GR_MOD,
  203. OMAP3_PRM_RSTST_OFFSET);
  204. }
  205. }
  206. /* Populate the scratchpad structure with restore structure */
  207. void omap3_save_scratchpad_contents(void)
  208. {
  209. void * __iomem scratchpad_address;
  210. u32 arm_context_addr;
  211. struct omap3_scratchpad scratchpad_contents;
  212. struct omap3_scratchpad_prcm_block prcm_block_contents;
  213. struct omap3_scratchpad_sdrc_block sdrc_block_contents;
  214. /* Populate the Scratchpad contents */
  215. scratchpad_contents.boot_config_ptr = 0x0;
  216. if (omap_rev() != OMAP3430_REV_ES3_0 &&
  217. omap_rev() != OMAP3430_REV_ES3_1)
  218. scratchpad_contents.public_restore_ptr =
  219. virt_to_phys(get_restore_pointer());
  220. else
  221. scratchpad_contents.public_restore_ptr =
  222. virt_to_phys(get_es3_restore_pointer());
  223. if (omap_type() == OMAP2_DEVICE_TYPE_GP)
  224. scratchpad_contents.secure_ram_restore_ptr = 0x0;
  225. else
  226. scratchpad_contents.secure_ram_restore_ptr =
  227. (u32) __pa(omap3_secure_ram_storage);
  228. scratchpad_contents.sdrc_module_semaphore = 0x0;
  229. scratchpad_contents.prcm_block_offset = 0x2C;
  230. scratchpad_contents.sdrc_block_offset = 0x64;
  231. /* Populate the PRCM block contents */
  232. prcm_block_contents.prm_clksrc_ctrl = prm_read_mod_reg(OMAP3430_GR_MOD,
  233. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  234. prcm_block_contents.prm_clksel = prm_read_mod_reg(OMAP3430_CCR_MOD,
  235. OMAP3_PRM_CLKSEL_OFFSET);
  236. prcm_block_contents.cm_clksel_core =
  237. cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
  238. prcm_block_contents.cm_clksel_wkup =
  239. cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
  240. prcm_block_contents.cm_clken_pll =
  241. cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  242. prcm_block_contents.cm_autoidle_pll =
  243. cm_read_mod_reg(PLL_MOD, OMAP3430_CM_AUTOIDLE_PLL);
  244. prcm_block_contents.cm_clksel1_pll =
  245. cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
  246. prcm_block_contents.cm_clksel2_pll =
  247. cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
  248. prcm_block_contents.cm_clksel3_pll =
  249. cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
  250. prcm_block_contents.cm_clken_pll_mpu =
  251. cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
  252. prcm_block_contents.cm_autoidle_pll_mpu =
  253. cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
  254. prcm_block_contents.cm_clksel1_pll_mpu =
  255. cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
  256. prcm_block_contents.cm_clksel2_pll_mpu =
  257. cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
  258. prcm_block_contents.prcm_block_size = 0x0;
  259. /* Populate the SDRC block contents */
  260. sdrc_block_contents.sysconfig =
  261. (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
  262. sdrc_block_contents.cs_cfg =
  263. (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
  264. sdrc_block_contents.sharing =
  265. (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
  266. sdrc_block_contents.err_type =
  267. (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
  268. sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
  269. sdrc_block_contents.dll_b_ctrl = 0x0;
  270. /*
  271. * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
  272. * be programed to issue automatic self refresh on timeout
  273. * of AUTO_CNT = 1 prior to any transition to OFF mode.
  274. */
  275. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
  276. && (omap_rev() >= OMAP3430_REV_ES3_0))
  277. sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
  278. ~(SDRC_POWER_AUTOCOUNT_MASK|
  279. SDRC_POWER_CLKCTRL_MASK)) |
  280. (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
  281. SDRC_SELF_REFRESH_ON_AUTOCOUNT;
  282. else
  283. sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
  284. sdrc_block_contents.cs_0 = 0x0;
  285. sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
  286. sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
  287. sdrc_block_contents.emr_1_0 = 0x0;
  288. sdrc_block_contents.emr_2_0 = 0x0;
  289. sdrc_block_contents.emr_3_0 = 0x0;
  290. sdrc_block_contents.actim_ctrla_0 =
  291. sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
  292. sdrc_block_contents.actim_ctrlb_0 =
  293. sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
  294. sdrc_block_contents.rfr_ctrl_0 =
  295. sdrc_read_reg(SDRC_RFR_CTRL_0);
  296. sdrc_block_contents.cs_1 = 0x0;
  297. sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
  298. sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
  299. sdrc_block_contents.emr_1_1 = 0x0;
  300. sdrc_block_contents.emr_2_1 = 0x0;
  301. sdrc_block_contents.emr_3_1 = 0x0;
  302. sdrc_block_contents.actim_ctrla_1 =
  303. sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
  304. sdrc_block_contents.actim_ctrlb_1 =
  305. sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
  306. sdrc_block_contents.rfr_ctrl_1 =
  307. sdrc_read_reg(SDRC_RFR_CTRL_1);
  308. sdrc_block_contents.dcdl_1_ctrl = 0x0;
  309. sdrc_block_contents.dcdl_2_ctrl = 0x0;
  310. sdrc_block_contents.flags = 0x0;
  311. sdrc_block_contents.block_size = 0x0;
  312. arm_context_addr = virt_to_phys(omap3_arm_context);
  313. /* Copy all the contents to the scratchpad location */
  314. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  315. memcpy_toio(scratchpad_address, &scratchpad_contents,
  316. sizeof(scratchpad_contents));
  317. /* Scratchpad contents being 32 bits, a divide by 4 done here */
  318. memcpy_toio(scratchpad_address +
  319. scratchpad_contents.prcm_block_offset,
  320. &prcm_block_contents, sizeof(prcm_block_contents));
  321. memcpy_toio(scratchpad_address +
  322. scratchpad_contents.sdrc_block_offset,
  323. &sdrc_block_contents, sizeof(sdrc_block_contents));
  324. /*
  325. * Copies the address of the location in SDRAM where ARM
  326. * registers get saved during a MPU OFF transition.
  327. */
  328. memcpy_toio(scratchpad_address +
  329. scratchpad_contents.sdrc_block_offset +
  330. sizeof(sdrc_block_contents), &arm_context_addr, 4);
  331. }
  332. void omap3_control_save_context(void)
  333. {
  334. control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
  335. control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  336. control_context.mem_dftrw0 =
  337. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
  338. control_context.mem_dftrw1 =
  339. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
  340. control_context.msuspendmux_0 =
  341. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
  342. control_context.msuspendmux_1 =
  343. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
  344. control_context.msuspendmux_2 =
  345. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
  346. control_context.msuspendmux_3 =
  347. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
  348. control_context.msuspendmux_4 =
  349. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
  350. control_context.msuspendmux_5 =
  351. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
  352. control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
  353. control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
  354. control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
  355. control_context.iva2_bootaddr =
  356. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
  357. control_context.iva2_bootmod =
  358. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
  359. control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
  360. control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
  361. control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
  362. control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
  363. control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
  364. control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
  365. control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
  366. control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
  367. control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
  368. control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
  369. control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  370. control_context.dss_dpll_spreading =
  371. omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  372. control_context.core_dpll_spreading =
  373. omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  374. control_context.per_dpll_spreading =
  375. omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
  376. control_context.usbhost_dpll_spreading =
  377. omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  378. control_context.pbias_lite =
  379. omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
  380. control_context.temp_sensor =
  381. omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
  382. control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
  383. control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
  384. control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
  385. return;
  386. }
  387. void omap3_control_restore_context(void)
  388. {
  389. omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
  390. omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
  391. omap_ctrl_writel(control_context.mem_dftrw0,
  392. OMAP343X_CONTROL_MEM_DFTRW0);
  393. omap_ctrl_writel(control_context.mem_dftrw1,
  394. OMAP343X_CONTROL_MEM_DFTRW1);
  395. omap_ctrl_writel(control_context.msuspendmux_0,
  396. OMAP2_CONTROL_MSUSPENDMUX_0);
  397. omap_ctrl_writel(control_context.msuspendmux_1,
  398. OMAP2_CONTROL_MSUSPENDMUX_1);
  399. omap_ctrl_writel(control_context.msuspendmux_2,
  400. OMAP2_CONTROL_MSUSPENDMUX_2);
  401. omap_ctrl_writel(control_context.msuspendmux_3,
  402. OMAP2_CONTROL_MSUSPENDMUX_3);
  403. omap_ctrl_writel(control_context.msuspendmux_4,
  404. OMAP2_CONTROL_MSUSPENDMUX_4);
  405. omap_ctrl_writel(control_context.msuspendmux_5,
  406. OMAP2_CONTROL_MSUSPENDMUX_5);
  407. omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
  408. omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
  409. omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
  410. omap_ctrl_writel(control_context.iva2_bootaddr,
  411. OMAP343X_CONTROL_IVA2_BOOTADDR);
  412. omap_ctrl_writel(control_context.iva2_bootmod,
  413. OMAP343X_CONTROL_IVA2_BOOTMOD);
  414. omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
  415. omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
  416. omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
  417. omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
  418. omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
  419. omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
  420. omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
  421. omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
  422. omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
  423. omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
  424. omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
  425. omap_ctrl_writel(control_context.dss_dpll_spreading,
  426. OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  427. omap_ctrl_writel(control_context.core_dpll_spreading,
  428. OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  429. omap_ctrl_writel(control_context.per_dpll_spreading,
  430. OMAP343X_CONTROL_PER_DPLL_SPREADING);
  431. omap_ctrl_writel(control_context.usbhost_dpll_spreading,
  432. OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  433. omap_ctrl_writel(control_context.pbias_lite,
  434. OMAP343X_CONTROL_PBIAS_LITE);
  435. omap_ctrl_writel(control_context.temp_sensor,
  436. OMAP343X_CONTROL_TEMP_SENSOR);
  437. omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
  438. omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
  439. omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
  440. return;
  441. }
  442. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */