mach-exynos5-dt.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * SAMSUNG EXYNOS5250 Flattened Device Tree enabled machine
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/of_platform.h>
  12. #include <linux/serial_core.h>
  13. #include <linux/memblock.h>
  14. #include <linux/of_fdt.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/hardware/gic.h>
  17. #include <mach/map.h>
  18. #include <plat/cpu.h>
  19. #include <plat/regs-serial.h>
  20. #include <plat/mfc.h>
  21. #include "common.h"
  22. /*
  23. * The following lookup table is used to override device names when devices
  24. * are registered from device tree. This is temporarily added to enable
  25. * device tree support addition for the EXYNOS5 architecture.
  26. *
  27. * For drivers that require platform data to be provided from the machine
  28. * file, a platform data pointer can also be supplied along with the
  29. * devices names. Usually, the platform data elements that cannot be parsed
  30. * from the device tree by the drivers (example: function pointers) are
  31. * supplied. But it should be noted that this is a temporary mechanism and
  32. * at some point, the drivers should be capable of parsing all the platform
  33. * data from the device tree.
  34. */
  35. static const struct of_dev_auxdata exynos5250_auxdata_lookup[] __initconst = {
  36. OF_DEV_AUXDATA("samsung,exynos4210-uart", EXYNOS5_PA_UART0,
  37. "exynos4210-uart.0", NULL),
  38. OF_DEV_AUXDATA("samsung,exynos4210-uart", EXYNOS5_PA_UART1,
  39. "exynos4210-uart.1", NULL),
  40. OF_DEV_AUXDATA("samsung,exynos4210-uart", EXYNOS5_PA_UART2,
  41. "exynos4210-uart.2", NULL),
  42. OF_DEV_AUXDATA("samsung,exynos4210-uart", EXYNOS5_PA_UART3,
  43. "exynos4210-uart.3", NULL),
  44. OF_DEV_AUXDATA("samsung,s3c2440-i2c", EXYNOS5_PA_IIC(0),
  45. "s3c2440-i2c.0", NULL),
  46. OF_DEV_AUXDATA("samsung,s3c2440-i2c", EXYNOS5_PA_IIC(1),
  47. "s3c2440-i2c.1", NULL),
  48. OF_DEV_AUXDATA("samsung,s3c2440-i2c", EXYNOS5_PA_IIC(2),
  49. "s3c2440-i2c.2", NULL),
  50. OF_DEV_AUXDATA("samsung,s3c2440-i2c", EXYNOS5_PA_IIC(3),
  51. "s3c2440-i2c.3", NULL),
  52. OF_DEV_AUXDATA("samsung,s3c2440-i2c", EXYNOS5_PA_IIC(4),
  53. "s3c2440-i2c.4", NULL),
  54. OF_DEV_AUXDATA("samsung,s3c2440-i2c", EXYNOS5_PA_IIC(5),
  55. "s3c2440-i2c.5", NULL),
  56. OF_DEV_AUXDATA("samsung,s3c2440-i2c", EXYNOS5_PA_IIC(6),
  57. "s3c2440-i2c.6", NULL),
  58. OF_DEV_AUXDATA("samsung,s3c2440-i2c", EXYNOS5_PA_IIC(7),
  59. "s3c2440-i2c.7", NULL),
  60. OF_DEV_AUXDATA("samsung,s3c2440-hdmiphy-i2c", EXYNOS5_PA_IIC(8),
  61. "s3c2440-hdmiphy-i2c", NULL),
  62. OF_DEV_AUXDATA("samsung,exynos5250-dw-mshc", EXYNOS5_PA_DWMCI0,
  63. "dw_mmc.0", NULL),
  64. OF_DEV_AUXDATA("samsung,exynos5250-dw-mshc", EXYNOS5_PA_DWMCI1,
  65. "dw_mmc.1", NULL),
  66. OF_DEV_AUXDATA("samsung,exynos5250-dw-mshc", EXYNOS5_PA_DWMCI2,
  67. "dw_mmc.2", NULL),
  68. OF_DEV_AUXDATA("samsung,exynos5250-dw-mshc", EXYNOS5_PA_DWMCI3,
  69. "dw_mmc.3", NULL),
  70. OF_DEV_AUXDATA("samsung,exynos4210-spi", EXYNOS5_PA_SPI0,
  71. "exynos4210-spi.0", NULL),
  72. OF_DEV_AUXDATA("samsung,exynos4210-spi", EXYNOS5_PA_SPI1,
  73. "exynos4210-spi.1", NULL),
  74. OF_DEV_AUXDATA("samsung,exynos4210-spi", EXYNOS5_PA_SPI2,
  75. "exynos4210-spi.2", NULL),
  76. OF_DEV_AUXDATA("samsung,exynos5-sata-ahci", 0x122F0000,
  77. "exynos5-sata", NULL),
  78. OF_DEV_AUXDATA("samsung,exynos5-sata-phy", 0x12170000,
  79. "exynos5-sata-phy", NULL),
  80. OF_DEV_AUXDATA("samsung,exynos5-sata-phy-i2c", 0x121D0000,
  81. "exynos5-sata-phy-i2c", NULL),
  82. OF_DEV_AUXDATA("arm,pl330", EXYNOS5_PA_PDMA0, "dma-pl330.0", NULL),
  83. OF_DEV_AUXDATA("arm,pl330", EXYNOS5_PA_PDMA1, "dma-pl330.1", NULL),
  84. OF_DEV_AUXDATA("arm,pl330", EXYNOS5_PA_MDMA1, "dma-pl330.2", NULL),
  85. OF_DEV_AUXDATA("samsung,exynos5-gsc", EXYNOS5_PA_GSC0,
  86. "exynos-gsc.0", NULL),
  87. OF_DEV_AUXDATA("samsung,exynos5-gsc", EXYNOS5_PA_GSC1,
  88. "exynos-gsc.1", NULL),
  89. OF_DEV_AUXDATA("samsung,exynos5-gsc", EXYNOS5_PA_GSC2,
  90. "exynos-gsc.2", NULL),
  91. OF_DEV_AUXDATA("samsung,exynos5-gsc", EXYNOS5_PA_GSC3,
  92. "exynos-gsc.3", NULL),
  93. OF_DEV_AUXDATA("samsung,exynos5-hdmi", 0x14530000,
  94. "exynos5-hdmi", NULL),
  95. OF_DEV_AUXDATA("samsung,exynos5-mixer", 0x14450000,
  96. "exynos5-mixer", NULL),
  97. OF_DEV_AUXDATA("samsung,mfc-v6", 0x11000000, "s5p-mfc-v6", NULL),
  98. OF_DEV_AUXDATA("samsung,exynos5250-tmu", 0x10060000,
  99. "exynos-tmu", NULL),
  100. {},
  101. };
  102. static void __init exynos5250_dt_map_io(void)
  103. {
  104. exynos_init_io(NULL, 0);
  105. s3c24xx_init_clocks(24000000);
  106. }
  107. static void __init exynos5250_dt_machine_init(void)
  108. {
  109. of_platform_populate(NULL, of_default_bus_match_table,
  110. exynos5250_auxdata_lookup, NULL);
  111. }
  112. static char const *exynos5250_dt_compat[] __initdata = {
  113. "samsung,exynos5250",
  114. NULL
  115. };
  116. static void __init exynos5_reserve(void)
  117. {
  118. struct s5p_mfc_dt_meminfo mfc_mem;
  119. /* Reserve memory for MFC only if it's available */
  120. mfc_mem.compatible = "samsung,mfc-v6";
  121. if (of_scan_flat_dt(s5p_fdt_find_mfc_mem, &mfc_mem))
  122. s5p_mfc_reserve_mem(mfc_mem.roff, mfc_mem.rsize, mfc_mem.loff,
  123. mfc_mem.lsize);
  124. }
  125. DT_MACHINE_START(EXYNOS5_DT, "SAMSUNG EXYNOS5 (Flattened Device Tree)")
  126. /* Maintainer: Kukjin Kim <kgene.kim@samsung.com> */
  127. .init_irq = exynos5_init_irq,
  128. .smp = smp_ops(exynos_smp_ops),
  129. .map_io = exynos5250_dt_map_io,
  130. .handle_irq = gic_handle_irq,
  131. .init_machine = exynos5250_dt_machine_init,
  132. .init_late = exynos_init_late,
  133. .timer = &exynos4_timer,
  134. .dt_compat = exynos5250_dt_compat,
  135. .restart = exynos5_restart,
  136. .reserve = exynos5_reserve,
  137. MACHINE_END