sleep34xx.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. * linux/arch/arm/mach-omap2/sleep.S
  3. *
  4. * (C) Copyright 2007
  5. * Texas Instruments
  6. * Karthik Dasu <karthik-dp@ti.com>
  7. *
  8. * (C) Copyright 2004
  9. * Texas Instruments, <www.ti.com>
  10. * Richard Woodruff <r-woodruff2@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <linux/linkage.h>
  28. #include <asm/assembler.h>
  29. #include <mach/io.h>
  30. #include "cm.h"
  31. #include "prm.h"
  32. #include "sdrc.h"
  33. #include "control.h"
  34. #define SDRC_SCRATCHPAD_SEM_V 0xfa00291c
  35. #define PM_PREPWSTST_CORE_P 0x48306AE8
  36. #define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
  37. #define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
  38. #define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
  39. #define SRAM_BASE_P 0x40200000
  40. #define CONTROL_STAT 0x480022F0
  41. #define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE\
  42. + OMAP36XX_CONTROL_MEM_RTA_CTRL)
  43. #define SCRATCHPAD_MEM_OFFS 0x310 /* Move this as correct place is
  44. * available */
  45. #define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE + OMAP343X_CONTROL_MEM_WKUP\
  46. + SCRATCHPAD_MEM_OFFS)
  47. #define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER)
  48. #define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
  49. #define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0)
  50. #define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0)
  51. #define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
  52. #define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1)
  53. #define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1)
  54. #define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
  55. #define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
  56. #define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
  57. /*
  58. * API functions
  59. */
  60. .text
  61. /* Function call to get the restore pointer for resume from OFF */
  62. ENTRY(get_restore_pointer)
  63. stmfd sp!, {lr} @ save registers on stack
  64. adr r0, restore
  65. ldmfd sp!, {pc} @ restore regs and return
  66. ENTRY(get_restore_pointer_sz)
  67. .word . - get_restore_pointer
  68. .text
  69. /* Function call to get the restore pointer for 3630 resume from OFF */
  70. ENTRY(get_omap3630_restore_pointer)
  71. stmfd sp!, {lr} @ save registers on stack
  72. adr r0, restore_3630
  73. ldmfd sp!, {pc} @ restore regs and return
  74. ENTRY(get_omap3630_restore_pointer_sz)
  75. .word . - get_omap3630_restore_pointer
  76. .text
  77. /*
  78. * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
  79. * This function sets up a fflag that will allow for this toggling to take
  80. * place on 3630. Hopefully some version in the future maynot need this
  81. */
  82. ENTRY(enable_omap3630_toggle_l2_on_restore)
  83. stmfd sp!, {lr} @ save registers on stack
  84. /* Setup so that we will disable and enable l2 */
  85. mov r1, #0x1
  86. str r1, l2dis_3630
  87. ldmfd sp!, {pc} @ restore regs and return
  88. .text
  89. /* Function call to get the restore pointer for for ES3 to resume from OFF */
  90. ENTRY(get_es3_restore_pointer)
  91. stmfd sp!, {lr} @ save registers on stack
  92. adr r0, restore_es3
  93. ldmfd sp!, {pc} @ restore regs and return
  94. ENTRY(get_es3_restore_pointer_sz)
  95. .word . - get_es3_restore_pointer
  96. ENTRY(es3_sdrc_fix)
  97. ldr r4, sdrc_syscfg @ get config addr
  98. ldr r5, [r4] @ get value
  99. tst r5, #0x100 @ is part access blocked
  100. it eq
  101. biceq r5, r5, #0x100 @ clear bit if set
  102. str r5, [r4] @ write back change
  103. ldr r4, sdrc_mr_0 @ get config addr
  104. ldr r5, [r4] @ get value
  105. str r5, [r4] @ write back change
  106. ldr r4, sdrc_emr2_0 @ get config addr
  107. ldr r5, [r4] @ get value
  108. str r5, [r4] @ write back change
  109. ldr r4, sdrc_manual_0 @ get config addr
  110. mov r5, #0x2 @ autorefresh command
  111. str r5, [r4] @ kick off refreshes
  112. ldr r4, sdrc_mr_1 @ get config addr
  113. ldr r5, [r4] @ get value
  114. str r5, [r4] @ write back change
  115. ldr r4, sdrc_emr2_1 @ get config addr
  116. ldr r5, [r4] @ get value
  117. str r5, [r4] @ write back change
  118. ldr r4, sdrc_manual_1 @ get config addr
  119. mov r5, #0x2 @ autorefresh command
  120. str r5, [r4] @ kick off refreshes
  121. bx lr
  122. sdrc_syscfg:
  123. .word SDRC_SYSCONFIG_P
  124. sdrc_mr_0:
  125. .word SDRC_MR_0_P
  126. sdrc_emr2_0:
  127. .word SDRC_EMR2_0_P
  128. sdrc_manual_0:
  129. .word SDRC_MANUAL_0_P
  130. sdrc_mr_1:
  131. .word SDRC_MR_1_P
  132. sdrc_emr2_1:
  133. .word SDRC_EMR2_1_P
  134. sdrc_manual_1:
  135. .word SDRC_MANUAL_1_P
  136. ENTRY(es3_sdrc_fix_sz)
  137. .word . - es3_sdrc_fix
  138. /* Function to call rom code to save secure ram context */
  139. ENTRY(save_secure_ram_context)
  140. stmfd sp!, {r1-r12, lr} @ save registers on stack
  141. adr r3, api_params @ r3 points to parameters
  142. str r0, [r3,#0x4] @ r0 has sdram address
  143. ldr r12, high_mask
  144. and r3, r3, r12
  145. ldr r12, sram_phy_addr_mask
  146. orr r3, r3, r12
  147. mov r0, #25 @ set service ID for PPA
  148. mov r12, r0 @ copy secure service ID in r12
  149. mov r1, #0 @ set task id for ROM code in r1
  150. mov r2, #4 @ set some flags in r2, r6
  151. mov r6, #0xff
  152. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  153. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  154. .word 0xE1600071 @ call SMI monitor (smi #1)
  155. nop
  156. nop
  157. nop
  158. nop
  159. ldmfd sp!, {r1-r12, pc}
  160. sram_phy_addr_mask:
  161. .word SRAM_BASE_P
  162. high_mask:
  163. .word 0xffff
  164. api_params:
  165. .word 0x4, 0x0, 0x0, 0x1, 0x1
  166. ENTRY(save_secure_ram_context_sz)
  167. .word . - save_secure_ram_context
  168. /*
  169. * Forces OMAP into idle state
  170. *
  171. * omap34xx_suspend() - This bit of code just executes the WFI
  172. * for normal idles.
  173. *
  174. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  175. * wakes up it continues execution at the point it went to sleep.
  176. */
  177. ENTRY(omap34xx_cpu_suspend)
  178. stmfd sp!, {r0-r12, lr} @ save registers on stack
  179. /* r0 contains restore pointer in sdram */
  180. /* r1 contains information about saving context */
  181. ldr r4, sdrc_power @ read the SDRC_POWER register
  182. ldr r5, [r4] @ read the contents of SDRC_POWER
  183. orr r5, r5, #0x40 @ enable self refresh on idle req
  184. str r5, [r4] @ write back to SDRC_POWER register
  185. cmp r1, #0x0
  186. /* If context save is required, do that and execute wfi */
  187. bne save_context_wfi
  188. /* Data memory barrier and Data sync barrier */
  189. mov r1, #0
  190. mcr p15, 0, r1, c7, c10, 4
  191. mcr p15, 0, r1, c7, c10, 5
  192. wfi @ wait for interrupt
  193. nop
  194. nop
  195. nop
  196. nop
  197. nop
  198. nop
  199. nop
  200. nop
  201. nop
  202. nop
  203. bl wait_sdrc_ok
  204. ldmfd sp!, {r0-r12, pc} @ restore regs and return
  205. restore_es3:
  206. ldr r5, pm_prepwstst_core_p
  207. ldr r4, [r5]
  208. and r4, r4, #0x3
  209. cmp r4, #0x0 @ Check if previous power state of CORE is OFF
  210. bne restore
  211. adr r0, es3_sdrc_fix
  212. ldr r1, sram_base
  213. ldr r2, es3_sdrc_fix_sz
  214. mov r2, r2, ror #2
  215. copy_to_sram:
  216. ldmia r0!, {r3} @ val = *src
  217. stmia r1!, {r3} @ *dst = val
  218. subs r2, r2, #0x1 @ num_words--
  219. bne copy_to_sram
  220. ldr r1, sram_base
  221. blx r1
  222. b restore
  223. restore_3630:
  224. ldr r1, pm_prepwstst_core_p
  225. ldr r2, [r1]
  226. and r2, r2, #0x3
  227. cmp r2, #0x0 @ Check if previous power state of CORE is OFF
  228. bne restore
  229. /* Disable RTA before giving control */
  230. ldr r1, control_mem_rta
  231. mov r2, #OMAP36XX_RTA_DISABLE
  232. str r2, [r1]
  233. /* Fall thru for the remaining logic */
  234. restore:
  235. /* Check what was the reason for mpu reset and store the reason in r9*/
  236. /* 1 - Only L1 and logic lost */
  237. /* 2 - Only L2 lost - In this case, we wont be here */
  238. /* 3 - Both L1 and L2 lost */
  239. ldr r1, pm_pwstctrl_mpu
  240. ldr r2, [r1]
  241. and r2, r2, #0x3
  242. cmp r2, #0x0 @ Check if target power state was OFF or RET
  243. moveq r9, #0x3 @ MPU OFF => L1 and L2 lost
  244. movne r9, #0x1 @ Only L1 and L2 lost => avoid L2 invalidation
  245. bne logic_l1_restore
  246. ldr r0, l2dis_3630
  247. cmp r0, #0x1 @ should we disable L2 on 3630?
  248. bne skipl2dis
  249. mrc p15, 0, r0, c1, c0, 1
  250. bic r0, r0, #2 @ disable L2 cache
  251. mcr p15, 0, r0, c1, c0, 1
  252. skipl2dis:
  253. ldr r0, control_stat
  254. ldr r1, [r0]
  255. and r1, #0x700
  256. cmp r1, #0x300
  257. beq l2_inv_gp
  258. mov r0, #40 @ set service ID for PPA
  259. mov r12, r0 @ copy secure Service ID in r12
  260. mov r1, #0 @ set task id for ROM code in r1
  261. mov r2, #4 @ set some flags in r2, r6
  262. mov r6, #0xff
  263. adr r3, l2_inv_api_params @ r3 points to dummy parameters
  264. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  265. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  266. .word 0xE1600071 @ call SMI monitor (smi #1)
  267. /* Write to Aux control register to set some bits */
  268. mov r0, #42 @ set service ID for PPA
  269. mov r12, r0 @ copy secure Service ID in r12
  270. mov r1, #0 @ set task id for ROM code in r1
  271. mov r2, #4 @ set some flags in r2, r6
  272. mov r6, #0xff
  273. ldr r4, scratchpad_base
  274. ldr r3, [r4, #0xBC] @ r3 points to parameters
  275. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  276. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  277. .word 0xE1600071 @ call SMI monitor (smi #1)
  278. #ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
  279. /* Restore L2 aux control register */
  280. @ set service ID for PPA
  281. mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
  282. mov r12, r0 @ copy service ID in r12
  283. mov r1, #0 @ set task ID for ROM code in r1
  284. mov r2, #4 @ set some flags in r2, r6
  285. mov r6, #0xff
  286. ldr r4, scratchpad_base
  287. ldr r3, [r4, #0xBC]
  288. adds r3, r3, #8 @ r3 points to parameters
  289. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  290. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  291. .word 0xE1600071 @ call SMI monitor (smi #1)
  292. #endif
  293. b logic_l1_restore
  294. l2_inv_api_params:
  295. .word 0x1, 0x00
  296. l2_inv_gp:
  297. /* Execute smi to invalidate L2 cache */
  298. mov r12, #0x1 @ set up to invalide L2
  299. smi: .word 0xE1600070 @ Call SMI monitor (smieq)
  300. /* Write to Aux control register to set some bits */
  301. ldr r4, scratchpad_base
  302. ldr r3, [r4,#0xBC]
  303. ldr r0, [r3,#4]
  304. mov r12, #0x3
  305. .word 0xE1600070 @ Call SMI monitor (smieq)
  306. ldr r4, scratchpad_base
  307. ldr r3, [r4,#0xBC]
  308. ldr r0, [r3,#12]
  309. mov r12, #0x2
  310. .word 0xE1600070 @ Call SMI monitor (smieq)
  311. logic_l1_restore:
  312. ldr r1, l2dis_3630
  313. cmp r1, #0x1 @ Do we need to re-enable L2 on 3630?
  314. bne skipl2reen
  315. mrc p15, 0, r1, c1, c0, 1
  316. orr r1, r1, #2 @ re-enable L2 cache
  317. mcr p15, 0, r1, c1, c0, 1
  318. skipl2reen:
  319. mov r1, #0
  320. /* Invalidate all instruction caches to PoU
  321. * and flush branch target cache */
  322. mcr p15, 0, r1, c7, c5, 0
  323. ldr r4, scratchpad_base
  324. ldr r3, [r4,#0xBC]
  325. adds r3, r3, #16
  326. ldmia r3!, {r4-r6}
  327. mov sp, r4
  328. msr spsr_cxsf, r5
  329. mov lr, r6
  330. ldmia r3!, {r4-r9}
  331. /* Coprocessor access Control Register */
  332. mcr p15, 0, r4, c1, c0, 2
  333. /* TTBR0 */
  334. MCR p15, 0, r5, c2, c0, 0
  335. /* TTBR1 */
  336. MCR p15, 0, r6, c2, c0, 1
  337. /* Translation table base control register */
  338. MCR p15, 0, r7, c2, c0, 2
  339. /*domain access Control Register */
  340. MCR p15, 0, r8, c3, c0, 0
  341. /* data fault status Register */
  342. MCR p15, 0, r9, c5, c0, 0
  343. ldmia r3!,{r4-r8}
  344. /* instruction fault status Register */
  345. MCR p15, 0, r4, c5, c0, 1
  346. /*Data Auxiliary Fault Status Register */
  347. MCR p15, 0, r5, c5, c1, 0
  348. /*Instruction Auxiliary Fault Status Register*/
  349. MCR p15, 0, r6, c5, c1, 1
  350. /*Data Fault Address Register */
  351. MCR p15, 0, r7, c6, c0, 0
  352. /*Instruction Fault Address Register*/
  353. MCR p15, 0, r8, c6, c0, 2
  354. ldmia r3!,{r4-r7}
  355. /* user r/w thread and process ID */
  356. MCR p15, 0, r4, c13, c0, 2
  357. /* user ro thread and process ID */
  358. MCR p15, 0, r5, c13, c0, 3
  359. /*Privileged only thread and process ID */
  360. MCR p15, 0, r6, c13, c0, 4
  361. /* cache size selection */
  362. MCR p15, 2, r7, c0, c0, 0
  363. ldmia r3!,{r4-r8}
  364. /* Data TLB lockdown registers */
  365. MCR p15, 0, r4, c10, c0, 0
  366. /* Instruction TLB lockdown registers */
  367. MCR p15, 0, r5, c10, c0, 1
  368. /* Secure or Nonsecure Vector Base Address */
  369. MCR p15, 0, r6, c12, c0, 0
  370. /* FCSE PID */
  371. MCR p15, 0, r7, c13, c0, 0
  372. /* Context PID */
  373. MCR p15, 0, r8, c13, c0, 1
  374. ldmia r3!,{r4-r5}
  375. /* primary memory remap register */
  376. MCR p15, 0, r4, c10, c2, 0
  377. /*normal memory remap register */
  378. MCR p15, 0, r5, c10, c2, 1
  379. /* Restore cpsr */
  380. ldmia r3!,{r4} /*load CPSR from SDRAM*/
  381. msr cpsr, r4 /*store cpsr */
  382. /* Enabling MMU here */
  383. mrc p15, 0, r7, c2, c0, 2 /* Read TTBRControl */
  384. /* Extract N (0:2) bits and decide whether to use TTBR0 or TTBR1*/
  385. and r7, #0x7
  386. cmp r7, #0x0
  387. beq usettbr0
  388. ttbr_error:
  389. /* More work needs to be done to support N[0:2] value other than 0
  390. * So looping here so that the error can be detected
  391. */
  392. b ttbr_error
  393. usettbr0:
  394. mrc p15, 0, r2, c2, c0, 0
  395. ldr r5, ttbrbit_mask
  396. and r2, r5
  397. mov r4, pc
  398. ldr r5, table_index_mask
  399. and r4, r5 /* r4 = 31 to 20 bits of pc */
  400. /* Extract the value to be written to table entry */
  401. ldr r1, table_entry
  402. add r1, r1, r4 /* r1 has value to be written to table entry*/
  403. /* Getting the address of table entry to modify */
  404. lsr r4, #18
  405. add r2, r4 /* r2 has the location which needs to be modified */
  406. /* Storing previous entry of location being modified */
  407. ldr r5, scratchpad_base
  408. ldr r4, [r2]
  409. str r4, [r5, #0xC0]
  410. /* Modify the table entry */
  411. str r1, [r2]
  412. /* Storing address of entry being modified
  413. * - will be restored after enabling MMU */
  414. ldr r5, scratchpad_base
  415. str r2, [r5, #0xC4]
  416. mov r0, #0
  417. mcr p15, 0, r0, c7, c5, 4 @ Flush prefetch buffer
  418. mcr p15, 0, r0, c7, c5, 6 @ Invalidate branch predictor array
  419. mcr p15, 0, r0, c8, c5, 0 @ Invalidate instruction TLB
  420. mcr p15, 0, r0, c8, c6, 0 @ Invalidate data TLB
  421. /* Restore control register but dont enable caches here*/
  422. /* Caches will be enabled after restoring MMU table entry */
  423. ldmia r3!, {r4}
  424. /* Store previous value of control register in scratchpad */
  425. str r4, [r5, #0xC8]
  426. ldr r2, cache_pred_disable_mask
  427. and r4, r2
  428. mcr p15, 0, r4, c1, c0, 0
  429. ldmfd sp!, {r0-r12, pc} @ restore regs and return
  430. save_context_wfi:
  431. mov r8, r0 /* Store SDRAM address in r8 */
  432. mrc p15, 0, r5, c1, c0, 1 @ Read Auxiliary Control Register
  433. mov r4, #0x1 @ Number of parameters for restore call
  434. stmia r8!, {r4-r5} @ Push parameters for restore call
  435. mrc p15, 1, r5, c9, c0, 2 @ Read L2 AUX ctrl register
  436. stmia r8!, {r4-r5} @ Push parameters for restore call
  437. /* Check what that target sleep state is:stored in r1*/
  438. /* 1 - Only L1 and logic lost */
  439. /* 2 - Only L2 lost */
  440. /* 3 - Both L1 and L2 lost */
  441. cmp r1, #0x2 /* Only L2 lost */
  442. beq clean_l2
  443. cmp r1, #0x1 /* L2 retained */
  444. /* r9 stores whether to clean L2 or not*/
  445. moveq r9, #0x0 /* Dont Clean L2 */
  446. movne r9, #0x1 /* Clean L2 */
  447. l1_logic_lost:
  448. /* Store sp and spsr to SDRAM */
  449. mov r4, sp
  450. mrs r5, spsr
  451. mov r6, lr
  452. stmia r8!, {r4-r6}
  453. /* Save all ARM registers */
  454. /* Coprocessor access control register */
  455. mrc p15, 0, r6, c1, c0, 2
  456. stmia r8!, {r6}
  457. /* TTBR0, TTBR1 and Translation table base control */
  458. mrc p15, 0, r4, c2, c0, 0
  459. mrc p15, 0, r5, c2, c0, 1
  460. mrc p15, 0, r6, c2, c0, 2
  461. stmia r8!, {r4-r6}
  462. /* Domain access control register, data fault status register,
  463. and instruction fault status register */
  464. mrc p15, 0, r4, c3, c0, 0
  465. mrc p15, 0, r5, c5, c0, 0
  466. mrc p15, 0, r6, c5, c0, 1
  467. stmia r8!, {r4-r6}
  468. /* Data aux fault status register, instruction aux fault status,
  469. datat fault address register and instruction fault address register*/
  470. mrc p15, 0, r4, c5, c1, 0
  471. mrc p15, 0, r5, c5, c1, 1
  472. mrc p15, 0, r6, c6, c0, 0
  473. mrc p15, 0, r7, c6, c0, 2
  474. stmia r8!, {r4-r7}
  475. /* user r/w thread and process ID, user r/o thread and process ID,
  476. priv only thread and process ID, cache size selection */
  477. mrc p15, 0, r4, c13, c0, 2
  478. mrc p15, 0, r5, c13, c0, 3
  479. mrc p15, 0, r6, c13, c0, 4
  480. mrc p15, 2, r7, c0, c0, 0
  481. stmia r8!, {r4-r7}
  482. /* Data TLB lockdown, instruction TLB lockdown registers */
  483. mrc p15, 0, r5, c10, c0, 0
  484. mrc p15, 0, r6, c10, c0, 1
  485. stmia r8!, {r5-r6}
  486. /* Secure or non secure vector base address, FCSE PID, Context PID*/
  487. mrc p15, 0, r4, c12, c0, 0
  488. mrc p15, 0, r5, c13, c0, 0
  489. mrc p15, 0, r6, c13, c0, 1
  490. stmia r8!, {r4-r6}
  491. /* Primary remap, normal remap registers */
  492. mrc p15, 0, r4, c10, c2, 0
  493. mrc p15, 0, r5, c10, c2, 1
  494. stmia r8!,{r4-r5}
  495. /* Store current cpsr*/
  496. mrs r2, cpsr
  497. stmia r8!, {r2}
  498. mrc p15, 0, r4, c1, c0, 0
  499. /* save control register */
  500. stmia r8!, {r4}
  501. clean_caches:
  502. /* Clean Data or unified cache to POU*/
  503. /* How to invalidate only L1 cache???? - #FIX_ME# */
  504. /* mcr p15, 0, r11, c7, c11, 1 */
  505. cmp r9, #1 /* Check whether L2 inval is required or not*/
  506. bne skip_l2_inval
  507. clean_l2:
  508. /*
  509. * Jump out to kernel flush routine
  510. * - reuse that code is better
  511. * - it executes in a cached space so is faster than refetch per-block
  512. * - should be faster and will change with kernel
  513. * - 'might' have to copy address, load and jump to it
  514. * - lr is used since we are running in SRAM currently.
  515. */
  516. ldr r1, kernel_flush
  517. mov lr, pc
  518. bx r1
  519. skip_l2_inval:
  520. /* Data memory barrier and Data sync barrier */
  521. mov r1, #0
  522. mcr p15, 0, r1, c7, c10, 4
  523. mcr p15, 0, r1, c7, c10, 5
  524. wfi @ wait for interrupt
  525. nop
  526. nop
  527. nop
  528. nop
  529. nop
  530. nop
  531. nop
  532. nop
  533. nop
  534. nop
  535. bl wait_sdrc_ok
  536. /* restore regs and return */
  537. ldmfd sp!, {r0-r12, pc}
  538. /* Make sure SDRC accesses are ok */
  539. wait_sdrc_ok:
  540. /* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this. */
  541. ldr r4, cm_idlest_ckgen
  542. wait_dpll3_lock:
  543. ldr r5, [r4]
  544. tst r5, #1
  545. beq wait_dpll3_lock
  546. ldr r4, cm_idlest1_core
  547. wait_sdrc_ready:
  548. ldr r5, [r4]
  549. tst r5, #0x2
  550. bne wait_sdrc_ready
  551. /* allow DLL powerdown upon hw idle req */
  552. ldr r4, sdrc_power
  553. ldr r5, [r4]
  554. bic r5, r5, #0x40
  555. str r5, [r4]
  556. is_dll_in_lock_mode:
  557. /* Is dll in lock mode? */
  558. ldr r4, sdrc_dlla_ctrl
  559. ldr r5, [r4]
  560. tst r5, #0x4
  561. bxne lr
  562. /* wait till dll locks */
  563. wait_dll_lock_timed:
  564. ldr r4, wait_dll_lock_counter
  565. add r4, r4, #1
  566. str r4, wait_dll_lock_counter
  567. ldr r4, sdrc_dlla_status
  568. mov r6, #8 /* Wait 20uS for lock */
  569. wait_dll_lock:
  570. subs r6, r6, #0x1
  571. beq kick_dll
  572. ldr r5, [r4]
  573. and r5, r5, #0x4
  574. cmp r5, #0x4
  575. bne wait_dll_lock
  576. bx lr
  577. /* disable/reenable DLL if not locked */
  578. kick_dll:
  579. ldr r4, sdrc_dlla_ctrl
  580. ldr r5, [r4]
  581. mov r6, r5
  582. bic r6, #(1<<3) /* disable dll */
  583. str r6, [r4]
  584. dsb
  585. orr r6, r6, #(1<<3) /* enable dll */
  586. str r6, [r4]
  587. dsb
  588. ldr r4, kick_counter
  589. add r4, r4, #1
  590. str r4, kick_counter
  591. b wait_dll_lock_timed
  592. cm_idlest1_core:
  593. .word CM_IDLEST1_CORE_V
  594. cm_idlest_ckgen:
  595. .word CM_IDLEST_CKGEN_V
  596. sdrc_dlla_status:
  597. .word SDRC_DLLA_STATUS_V
  598. sdrc_dlla_ctrl:
  599. .word SDRC_DLLA_CTRL_V
  600. pm_prepwstst_core_p:
  601. .word PM_PREPWSTST_CORE_P
  602. pm_pwstctrl_mpu:
  603. .word PM_PWSTCTRL_MPU_P
  604. scratchpad_base:
  605. .word SCRATCHPAD_BASE_P
  606. sram_base:
  607. .word SRAM_BASE_P + 0x8000
  608. sdrc_power:
  609. .word SDRC_POWER_V
  610. ttbrbit_mask:
  611. .word 0xFFFFC000
  612. table_index_mask:
  613. .word 0xFFF00000
  614. table_entry:
  615. .word 0x00000C02
  616. cache_pred_disable_mask:
  617. .word 0xFFFFE7FB
  618. control_stat:
  619. .word CONTROL_STAT
  620. control_mem_rta:
  621. .word CONTROL_MEM_RTA_CTRL
  622. kernel_flush:
  623. .word v7_flush_dcache_all
  624. l2dis_3630:
  625. .word 0
  626. /*
  627. * When exporting to userspace while the counters are in SRAM,
  628. * these 2 words need to be at the end to facilitate retrival!
  629. */
  630. kick_counter:
  631. .word 0
  632. wait_dll_lock_counter:
  633. .word 0
  634. ENTRY(omap34xx_cpu_suspend_sz)
  635. .word . - omap34xx_cpu_suspend