ipr.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@redhat.com> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/list.h>
  30. #include <linux/kref.h>
  31. #include <scsi/scsi.h>
  32. #include <scsi/scsi_cmnd.h>
  33. /*
  34. * Literals
  35. */
  36. #define IPR_DRIVER_VERSION "2.0.14"
  37. #define IPR_DRIVER_DATE "(May 2, 2005)"
  38. /*
  39. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  40. * ops per device for devices not running tagged command queuing.
  41. * This can be adjusted at runtime through sysfs device attributes.
  42. */
  43. #define IPR_MAX_CMD_PER_LUN 6
  44. /*
  45. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  46. * ops the mid-layer can send to the adapter.
  47. */
  48. #define IPR_NUM_BASE_CMD_BLKS 100
  49. #define IPR_SUBS_DEV_ID_2780 0x0264
  50. #define IPR_SUBS_DEV_ID_5702 0x0266
  51. #define IPR_SUBS_DEV_ID_5703 0x0278
  52. #define IPR_SUBS_DEV_ID_572E 0x028D
  53. #define IPR_SUBS_DEV_ID_573E 0x02D3
  54. #define IPR_SUBS_DEV_ID_573D 0x02D4
  55. #define IPR_SUBS_DEV_ID_571A 0x02C0
  56. #define IPR_SUBS_DEV_ID_571B 0x02BE
  57. #define IPR_SUBS_DEV_ID_571E 0x02BF
  58. #define IPR_NAME "ipr"
  59. /*
  60. * Return codes
  61. */
  62. #define IPR_RC_JOB_CONTINUE 1
  63. #define IPR_RC_JOB_RETURN 2
  64. /*
  65. * IOASCs
  66. */
  67. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  68. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  69. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  70. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  71. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  72. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  73. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  74. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  75. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  76. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  77. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  78. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  79. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  80. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  81. #define IPR_NUM_LOG_HCAMS 2
  82. #define IPR_NUM_CFG_CHG_HCAMS 2
  83. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  84. #define IPR_MAX_NUM_TARGETS_PER_BUS 0x10
  85. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  86. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  87. #define IPR_VSET_BUS 0xff
  88. #define IPR_IOA_BUS 0xff
  89. #define IPR_IOA_TARGET 0xff
  90. #define IPR_IOA_LUN 0xff
  91. #define IPR_MAX_NUM_BUSES 4
  92. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  93. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  94. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  95. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  96. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 3)
  97. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  98. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  99. IPR_NUM_INTERNAL_CMD_BLKS)
  100. #define IPR_MAX_PHYSICAL_DEVS 192
  101. #define IPR_MAX_SGLIST 64
  102. #define IPR_IOA_MAX_SECTORS 32767
  103. #define IPR_VSET_MAX_SECTORS 512
  104. #define IPR_MAX_CDB_LEN 16
  105. #define IPR_DEFAULT_BUS_WIDTH 16
  106. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  107. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  108. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  109. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  110. #define IPR_IOA_RES_HANDLE 0xffffffff
  111. #define IPR_IOA_RES_ADDR 0x00ffffff
  112. /*
  113. * Adapter Commands
  114. */
  115. #define IPR_QUERY_RSRC_STATE 0xC2
  116. #define IPR_RESET_DEVICE 0xC3
  117. #define IPR_RESET_TYPE_SELECT 0x80
  118. #define IPR_LUN_RESET 0x40
  119. #define IPR_TARGET_RESET 0x20
  120. #define IPR_BUS_RESET 0x10
  121. #define IPR_ID_HOST_RR_Q 0xC4
  122. #define IPR_QUERY_IOA_CONFIG 0xC5
  123. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  124. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  125. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  126. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  127. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  128. #define IPR_IOA_SHUTDOWN 0xF7
  129. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  130. /*
  131. * Timeouts
  132. */
  133. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  134. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  135. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  136. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  137. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  138. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  139. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  140. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  141. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  142. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  143. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  144. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  145. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  146. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  147. #define IPR_DUMP_TIMEOUT (15 * HZ)
  148. /*
  149. * SCSI Literals
  150. */
  151. #define IPR_VENDOR_ID_LEN 8
  152. #define IPR_PROD_ID_LEN 16
  153. #define IPR_SERIAL_NUM_LEN 8
  154. /*
  155. * Hardware literals
  156. */
  157. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  158. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  159. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  160. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  161. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  162. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  163. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  164. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  165. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  166. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  167. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  168. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  169. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  170. #define IPR_DOORBELL 0x82800000
  171. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  172. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  173. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  174. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  175. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  176. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  177. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  178. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  179. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  180. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  181. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  182. #define IPR_PCII_ERROR_INTERRUPTS \
  183. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  184. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  185. #define IPR_PCII_OPER_INTERRUPTS \
  186. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  187. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  188. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  189. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  190. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  191. /*
  192. * Dump literals
  193. */
  194. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  195. #define IPR_NUM_SDT_ENTRIES 511
  196. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  197. /*
  198. * Misc literals
  199. */
  200. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  201. /*
  202. * Adapter interface types
  203. */
  204. struct ipr_res_addr {
  205. u8 reserved;
  206. u8 bus;
  207. u8 target;
  208. u8 lun;
  209. #define IPR_GET_PHYS_LOC(res_addr) \
  210. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  211. }__attribute__((packed, aligned (4)));
  212. struct ipr_std_inq_vpids {
  213. u8 vendor_id[IPR_VENDOR_ID_LEN];
  214. u8 product_id[IPR_PROD_ID_LEN];
  215. }__attribute__((packed));
  216. struct ipr_vpd {
  217. struct ipr_std_inq_vpids vpids;
  218. u8 sn[IPR_SERIAL_NUM_LEN];
  219. }__attribute__((packed));
  220. struct ipr_std_inq_data {
  221. u8 peri_qual_dev_type;
  222. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  223. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  224. u8 removeable_medium_rsvd;
  225. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  226. #define IPR_IS_DASD_DEVICE(std_inq) \
  227. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  228. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  229. #define IPR_IS_SES_DEVICE(std_inq) \
  230. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  231. u8 version;
  232. u8 aen_naca_fmt;
  233. u8 additional_len;
  234. u8 sccs_rsvd;
  235. u8 bq_enc_multi;
  236. u8 sync_cmdq_flags;
  237. struct ipr_std_inq_vpids vpids;
  238. u8 ros_rsvd_ram_rsvd[4];
  239. u8 serial_num[IPR_SERIAL_NUM_LEN];
  240. }__attribute__ ((packed));
  241. struct ipr_config_table_entry {
  242. u8 service_level;
  243. u8 array_id;
  244. u8 flags;
  245. #define IPR_IS_IOA_RESOURCE 0x80
  246. #define IPR_IS_ARRAY_MEMBER 0x20
  247. #define IPR_IS_HOT_SPARE 0x10
  248. u8 rsvd_subtype;
  249. #define IPR_RES_SUBTYPE(res) (((res)->cfgte.rsvd_subtype) & 0x0f)
  250. #define IPR_SUBTYPE_AF_DASD 0
  251. #define IPR_SUBTYPE_GENERIC_SCSI 1
  252. #define IPR_SUBTYPE_VOLUME_SET 2
  253. struct ipr_res_addr res_addr;
  254. __be32 res_handle;
  255. __be32 reserved4[2];
  256. struct ipr_std_inq_data std_inq_data;
  257. }__attribute__ ((packed, aligned (4)));
  258. struct ipr_config_table_hdr {
  259. u8 num_entries;
  260. u8 flags;
  261. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  262. __be16 reserved;
  263. }__attribute__((packed, aligned (4)));
  264. struct ipr_config_table {
  265. struct ipr_config_table_hdr hdr;
  266. struct ipr_config_table_entry dev[IPR_MAX_PHYSICAL_DEVS];
  267. }__attribute__((packed, aligned (4)));
  268. struct ipr_hostrcb_cfg_ch_not {
  269. struct ipr_config_table_entry cfgte;
  270. u8 reserved[936];
  271. }__attribute__((packed, aligned (4)));
  272. struct ipr_supported_device {
  273. __be16 data_length;
  274. u8 reserved;
  275. u8 num_records;
  276. struct ipr_std_inq_vpids vpids;
  277. u8 reserved2[16];
  278. }__attribute__((packed, aligned (4)));
  279. /* Command packet structure */
  280. struct ipr_cmd_pkt {
  281. __be16 reserved; /* Reserved by IOA */
  282. u8 request_type;
  283. #define IPR_RQTYPE_SCSICDB 0x00
  284. #define IPR_RQTYPE_IOACMD 0x01
  285. #define IPR_RQTYPE_HCAM 0x02
  286. u8 luntar_luntrn;
  287. u8 flags_hi;
  288. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  289. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  290. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  291. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  292. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  293. u8 flags_lo;
  294. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  295. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  296. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  297. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  298. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  299. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  300. #define IPR_FLAGS_LO_ACA_TASK 0x08
  301. u8 cdb[16];
  302. __be16 timeout;
  303. }__attribute__ ((packed, aligned(4)));
  304. /* IOA Request Control Block 128 bytes */
  305. struct ipr_ioarcb {
  306. __be32 ioarcb_host_pci_addr;
  307. __be32 reserved;
  308. __be32 res_handle;
  309. __be32 host_response_handle;
  310. __be32 reserved1;
  311. __be32 reserved2;
  312. __be32 reserved3;
  313. __be32 write_data_transfer_length;
  314. __be32 read_data_transfer_length;
  315. __be32 write_ioadl_addr;
  316. __be32 write_ioadl_len;
  317. __be32 read_ioadl_addr;
  318. __be32 read_ioadl_len;
  319. __be32 ioasa_host_pci_addr;
  320. __be16 ioasa_len;
  321. __be16 reserved4;
  322. struct ipr_cmd_pkt cmd_pkt;
  323. __be32 add_cmd_parms_len;
  324. __be32 add_cmd_parms[10];
  325. }__attribute__((packed, aligned (4)));
  326. struct ipr_ioadl_desc {
  327. __be32 flags_and_data_len;
  328. #define IPR_IOADL_FLAGS_MASK 0xff000000
  329. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  330. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  331. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  332. #define IPR_IOADL_FLAGS_READ 0x48000000
  333. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  334. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  335. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  336. #define IPR_IOADL_FLAGS_LAST 0x01000000
  337. __be32 address;
  338. }__attribute__((packed, aligned (8)));
  339. struct ipr_ioasa_vset {
  340. __be32 failing_lba_hi;
  341. __be32 failing_lba_lo;
  342. __be32 ioa_data[22];
  343. }__attribute__((packed, aligned (4)));
  344. struct ipr_ioasa_af_dasd {
  345. __be32 failing_lba;
  346. }__attribute__((packed, aligned (4)));
  347. struct ipr_ioasa_gpdd {
  348. u8 end_state;
  349. u8 bus_phase;
  350. __be16 reserved;
  351. __be32 ioa_data[23];
  352. }__attribute__((packed, aligned (4)));
  353. struct ipr_ioasa_raw {
  354. __be32 ioa_data[24];
  355. }__attribute__((packed, aligned (4)));
  356. struct ipr_ioasa {
  357. __be32 ioasc;
  358. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  359. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  360. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  361. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  362. __be16 ret_stat_len; /* Length of the returned IOASA */
  363. __be16 avail_stat_len; /* Total Length of status available. */
  364. __be32 residual_data_len; /* number of bytes in the host data */
  365. /* buffers that were not used by the IOARCB command. */
  366. __be32 ilid;
  367. #define IPR_NO_ILID 0
  368. #define IPR_DRIVER_ILID 0xffffffff
  369. __be32 fd_ioasc;
  370. __be32 fd_phys_locator;
  371. __be32 fd_res_handle;
  372. __be32 ioasc_specific; /* status code specific field */
  373. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  374. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  375. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  376. union {
  377. struct ipr_ioasa_vset vset;
  378. struct ipr_ioasa_af_dasd dasd;
  379. struct ipr_ioasa_gpdd gpdd;
  380. struct ipr_ioasa_raw raw;
  381. } u;
  382. }__attribute__((packed, aligned (4)));
  383. struct ipr_mode_parm_hdr {
  384. u8 length;
  385. u8 medium_type;
  386. u8 device_spec_parms;
  387. u8 block_desc_len;
  388. }__attribute__((packed));
  389. struct ipr_mode_pages {
  390. struct ipr_mode_parm_hdr hdr;
  391. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  392. }__attribute__((packed));
  393. struct ipr_mode_page_hdr {
  394. u8 ps_page_code;
  395. #define IPR_MODE_PAGE_PS 0x80
  396. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  397. u8 page_length;
  398. }__attribute__ ((packed));
  399. struct ipr_dev_bus_entry {
  400. struct ipr_res_addr res_addr;
  401. u8 flags;
  402. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  403. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  404. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  405. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  406. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  407. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  408. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  409. u8 scsi_id;
  410. u8 bus_width;
  411. u8 extended_reset_delay;
  412. #define IPR_EXTENDED_RESET_DELAY 7
  413. __be32 max_xfer_rate;
  414. u8 spinup_delay;
  415. u8 reserved3;
  416. __be16 reserved4;
  417. }__attribute__((packed, aligned (4)));
  418. struct ipr_mode_page28 {
  419. struct ipr_mode_page_hdr hdr;
  420. u8 num_entries;
  421. u8 entry_length;
  422. struct ipr_dev_bus_entry bus[0];
  423. }__attribute__((packed));
  424. struct ipr_ioa_vpd {
  425. struct ipr_std_inq_data std_inq_data;
  426. u8 ascii_part_num[12];
  427. u8 reserved[40];
  428. u8 ascii_plant_code[4];
  429. }__attribute__((packed));
  430. struct ipr_inquiry_page3 {
  431. u8 peri_qual_dev_type;
  432. u8 page_code;
  433. u8 reserved1;
  434. u8 page_length;
  435. u8 ascii_len;
  436. u8 reserved2[3];
  437. u8 load_id[4];
  438. u8 major_release;
  439. u8 card_type;
  440. u8 minor_release[2];
  441. u8 ptf_number[4];
  442. u8 patch_number[4];
  443. }__attribute__((packed));
  444. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  445. struct ipr_inquiry_page0 {
  446. u8 peri_qual_dev_type;
  447. u8 page_code;
  448. u8 reserved1;
  449. u8 len;
  450. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  451. }__attribute__((packed));
  452. struct ipr_hostrcb_device_data_entry {
  453. struct ipr_vpd vpd;
  454. struct ipr_res_addr dev_res_addr;
  455. struct ipr_vpd new_vpd;
  456. struct ipr_vpd ioa_last_with_dev_vpd;
  457. struct ipr_vpd cfc_last_with_dev_vpd;
  458. __be32 ioa_data[5];
  459. }__attribute__((packed, aligned (4)));
  460. struct ipr_hostrcb_array_data_entry {
  461. struct ipr_vpd vpd;
  462. struct ipr_res_addr expected_dev_res_addr;
  463. struct ipr_res_addr dev_res_addr;
  464. }__attribute__((packed, aligned (4)));
  465. struct ipr_hostrcb_type_ff_error {
  466. __be32 ioa_data[246];
  467. }__attribute__((packed, aligned (4)));
  468. struct ipr_hostrcb_type_01_error {
  469. __be32 seek_counter;
  470. __be32 read_counter;
  471. u8 sense_data[32];
  472. __be32 ioa_data[236];
  473. }__attribute__((packed, aligned (4)));
  474. struct ipr_hostrcb_type_02_error {
  475. struct ipr_vpd ioa_vpd;
  476. struct ipr_vpd cfc_vpd;
  477. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  478. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  479. __be32 ioa_data[3];
  480. }__attribute__((packed, aligned (4)));
  481. struct ipr_hostrcb_type_03_error {
  482. struct ipr_vpd ioa_vpd;
  483. struct ipr_vpd cfc_vpd;
  484. __be32 errors_detected;
  485. __be32 errors_logged;
  486. u8 ioa_data[12];
  487. struct ipr_hostrcb_device_data_entry dev[3];
  488. }__attribute__((packed, aligned (4)));
  489. struct ipr_hostrcb_type_04_error {
  490. struct ipr_vpd ioa_vpd;
  491. struct ipr_vpd cfc_vpd;
  492. u8 ioa_data[12];
  493. struct ipr_hostrcb_array_data_entry array_member[10];
  494. __be32 exposed_mode_adn;
  495. __be32 array_id;
  496. struct ipr_vpd incomp_dev_vpd;
  497. __be32 ioa_data2;
  498. struct ipr_hostrcb_array_data_entry array_member2[8];
  499. struct ipr_res_addr last_func_vset_res_addr;
  500. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  501. u8 protection_level[8];
  502. }__attribute__((packed, aligned (4)));
  503. struct ipr_hostrcb_error {
  504. __be32 failing_dev_ioasc;
  505. struct ipr_res_addr failing_dev_res_addr;
  506. __be32 failing_dev_res_handle;
  507. __be32 prc;
  508. union {
  509. struct ipr_hostrcb_type_ff_error type_ff_error;
  510. struct ipr_hostrcb_type_01_error type_01_error;
  511. struct ipr_hostrcb_type_02_error type_02_error;
  512. struct ipr_hostrcb_type_03_error type_03_error;
  513. struct ipr_hostrcb_type_04_error type_04_error;
  514. } u;
  515. }__attribute__((packed, aligned (4)));
  516. struct ipr_hostrcb_raw {
  517. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  518. }__attribute__((packed, aligned (4)));
  519. struct ipr_hcam {
  520. u8 op_code;
  521. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  522. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  523. u8 notify_type;
  524. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  525. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  526. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  527. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  528. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  529. u8 notifications_lost;
  530. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  531. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  532. u8 flags;
  533. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  534. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  535. u8 overlay_id;
  536. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  537. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  538. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  539. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  540. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  541. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  542. u8 reserved1[3];
  543. __be32 ilid;
  544. __be32 time_since_last_ioa_reset;
  545. __be32 reserved2;
  546. __be32 length;
  547. union {
  548. struct ipr_hostrcb_error error;
  549. struct ipr_hostrcb_cfg_ch_not ccn;
  550. struct ipr_hostrcb_raw raw;
  551. } u;
  552. }__attribute__((packed, aligned (4)));
  553. struct ipr_hostrcb {
  554. struct ipr_hcam hcam;
  555. dma_addr_t hostrcb_dma;
  556. struct list_head queue;
  557. };
  558. /* IPR smart dump table structures */
  559. struct ipr_sdt_entry {
  560. __be32 bar_str_offset;
  561. __be32 end_offset;
  562. u8 entry_byte;
  563. u8 reserved[3];
  564. u8 flags;
  565. #define IPR_SDT_ENDIAN 0x80
  566. #define IPR_SDT_VALID_ENTRY 0x20
  567. u8 resv;
  568. __be16 priority;
  569. }__attribute__((packed, aligned (4)));
  570. struct ipr_sdt_header {
  571. __be32 state;
  572. __be32 num_entries;
  573. __be32 num_entries_used;
  574. __be32 dump_size;
  575. }__attribute__((packed, aligned (4)));
  576. struct ipr_sdt {
  577. struct ipr_sdt_header hdr;
  578. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  579. }__attribute__((packed, aligned (4)));
  580. struct ipr_uc_sdt {
  581. struct ipr_sdt_header hdr;
  582. struct ipr_sdt_entry entry[1];
  583. }__attribute__((packed, aligned (4)));
  584. /*
  585. * Driver types
  586. */
  587. struct ipr_bus_attributes {
  588. u8 bus;
  589. u8 qas_enabled;
  590. u8 bus_width;
  591. u8 reserved;
  592. u32 max_xfer_rate;
  593. };
  594. struct ipr_resource_entry {
  595. struct ipr_config_table_entry cfgte;
  596. u8 needs_sync_complete:1;
  597. u8 in_erp:1;
  598. u8 add_to_ml:1;
  599. u8 del_from_ml:1;
  600. u8 resetting_device:1;
  601. struct scsi_device *sdev;
  602. struct list_head queue;
  603. };
  604. struct ipr_resource_hdr {
  605. u16 num_entries;
  606. u16 reserved;
  607. };
  608. struct ipr_resource_table {
  609. struct ipr_resource_hdr hdr;
  610. struct ipr_resource_entry dev[IPR_MAX_PHYSICAL_DEVS];
  611. };
  612. struct ipr_misc_cbs {
  613. struct ipr_ioa_vpd ioa_vpd;
  614. struct ipr_inquiry_page0 page0_data;
  615. struct ipr_inquiry_page3 page3_data;
  616. struct ipr_mode_pages mode_pages;
  617. struct ipr_supported_device supp_dev;
  618. };
  619. struct ipr_interrupt_offsets {
  620. unsigned long set_interrupt_mask_reg;
  621. unsigned long clr_interrupt_mask_reg;
  622. unsigned long sense_interrupt_mask_reg;
  623. unsigned long clr_interrupt_reg;
  624. unsigned long sense_interrupt_reg;
  625. unsigned long ioarrin_reg;
  626. unsigned long sense_uproc_interrupt_reg;
  627. unsigned long set_uproc_interrupt_reg;
  628. unsigned long clr_uproc_interrupt_reg;
  629. };
  630. struct ipr_interrupts {
  631. void __iomem *set_interrupt_mask_reg;
  632. void __iomem *clr_interrupt_mask_reg;
  633. void __iomem *sense_interrupt_mask_reg;
  634. void __iomem *clr_interrupt_reg;
  635. void __iomem *sense_interrupt_reg;
  636. void __iomem *ioarrin_reg;
  637. void __iomem *sense_uproc_interrupt_reg;
  638. void __iomem *set_uproc_interrupt_reg;
  639. void __iomem *clr_uproc_interrupt_reg;
  640. };
  641. struct ipr_chip_cfg_t {
  642. u32 mailbox;
  643. u8 cache_line_size;
  644. struct ipr_interrupt_offsets regs;
  645. };
  646. struct ipr_chip_t {
  647. u16 vendor;
  648. u16 device;
  649. const struct ipr_chip_cfg_t *cfg;
  650. };
  651. enum ipr_shutdown_type {
  652. IPR_SHUTDOWN_NORMAL = 0x00,
  653. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  654. IPR_SHUTDOWN_ABBREV = 0x80,
  655. IPR_SHUTDOWN_NONE = 0x100
  656. };
  657. struct ipr_trace_entry {
  658. u32 time;
  659. u8 op_code;
  660. u8 type;
  661. #define IPR_TRACE_START 0x00
  662. #define IPR_TRACE_FINISH 0xff
  663. u16 cmd_index;
  664. __be32 res_handle;
  665. union {
  666. u32 ioasc;
  667. u32 add_data;
  668. u32 res_addr;
  669. } u;
  670. };
  671. struct ipr_sglist {
  672. u32 order;
  673. u32 num_sg;
  674. u32 num_dma_sg;
  675. u32 buffer_len;
  676. struct scatterlist scatterlist[1];
  677. };
  678. enum ipr_sdt_state {
  679. INACTIVE,
  680. WAIT_FOR_DUMP,
  681. GET_DUMP,
  682. ABORT_DUMP,
  683. DUMP_OBTAINED
  684. };
  685. enum ipr_cache_state {
  686. CACHE_NONE,
  687. CACHE_DISABLED,
  688. CACHE_ENABLED,
  689. CACHE_INVALID
  690. };
  691. /* Per-controller data */
  692. struct ipr_ioa_cfg {
  693. char eye_catcher[8];
  694. #define IPR_EYECATCHER "iprcfg"
  695. struct list_head queue;
  696. u8 allow_interrupts:1;
  697. u8 in_reset_reload:1;
  698. u8 in_ioa_bringdown:1;
  699. u8 ioa_unit_checked:1;
  700. u8 ioa_is_dead:1;
  701. u8 dump_taken:1;
  702. u8 allow_cmds:1;
  703. u8 allow_ml_add_del:1;
  704. enum ipr_cache_state cache_state;
  705. u16 type; /* CCIN of the card */
  706. u8 log_level;
  707. #define IPR_MAX_LOG_LEVEL 4
  708. #define IPR_DEFAULT_LOG_LEVEL 2
  709. #define IPR_NUM_TRACE_INDEX_BITS 8
  710. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  711. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  712. char trace_start[8];
  713. #define IPR_TRACE_START_LABEL "trace"
  714. struct ipr_trace_entry *trace;
  715. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  716. /*
  717. * Queue for free command blocks
  718. */
  719. char ipr_free_label[8];
  720. #define IPR_FREEQ_LABEL "free-q"
  721. struct list_head free_q;
  722. /*
  723. * Queue for command blocks outstanding to the adapter
  724. */
  725. char ipr_pending_label[8];
  726. #define IPR_PENDQ_LABEL "pend-q"
  727. struct list_head pending_q;
  728. char cfg_table_start[8];
  729. #define IPR_CFG_TBL_START "cfg"
  730. struct ipr_config_table *cfg_table;
  731. dma_addr_t cfg_table_dma;
  732. char resource_table_label[8];
  733. #define IPR_RES_TABLE_LABEL "res_tbl"
  734. struct ipr_resource_entry *res_entries;
  735. struct list_head free_res_q;
  736. struct list_head used_res_q;
  737. char ipr_hcam_label[8];
  738. #define IPR_HCAM_LABEL "hcams"
  739. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  740. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  741. struct list_head hostrcb_free_q;
  742. struct list_head hostrcb_pending_q;
  743. __be32 *host_rrq;
  744. dma_addr_t host_rrq_dma;
  745. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  746. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  747. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  748. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  749. volatile __be32 *hrrq_start;
  750. volatile __be32 *hrrq_end;
  751. volatile __be32 *hrrq_curr;
  752. volatile u32 toggle_bit;
  753. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  754. const struct ipr_chip_cfg_t *chip_cfg;
  755. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  756. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  757. void __iomem *ioa_mailbox;
  758. struct ipr_interrupts regs;
  759. u16 saved_pcix_cmd_reg;
  760. u16 reset_retries;
  761. u32 errors_logged;
  762. struct Scsi_Host *host;
  763. struct pci_dev *pdev;
  764. struct ipr_sglist *ucode_sglist;
  765. struct ipr_mode_pages *saved_mode_pages;
  766. u8 saved_mode_page_len;
  767. struct work_struct work_q;
  768. wait_queue_head_t reset_wait_q;
  769. struct ipr_dump *dump;
  770. enum ipr_sdt_state sdt_state;
  771. struct ipr_misc_cbs *vpd_cbs;
  772. dma_addr_t vpd_cbs_dma;
  773. struct pci_pool *ipr_cmd_pool;
  774. struct ipr_cmnd *reset_cmd;
  775. char ipr_cmd_label[8];
  776. #define IPR_CMD_LABEL "ipr_cmnd"
  777. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  778. u32 ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  779. };
  780. struct ipr_cmnd {
  781. struct ipr_ioarcb ioarcb;
  782. struct ipr_ioasa ioasa;
  783. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  784. struct list_head queue;
  785. struct scsi_cmnd *scsi_cmd;
  786. struct completion completion;
  787. struct timer_list timer;
  788. void (*done) (struct ipr_cmnd *);
  789. int (*job_step) (struct ipr_cmnd *);
  790. u16 cmd_index;
  791. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  792. dma_addr_t sense_buffer_dma;
  793. unsigned short dma_use_sg;
  794. dma_addr_t dma_handle;
  795. struct ipr_cmnd *sibling;
  796. union {
  797. enum ipr_shutdown_type shutdown_type;
  798. struct ipr_hostrcb *hostrcb;
  799. unsigned long time_left;
  800. unsigned long scratch;
  801. struct ipr_resource_entry *res;
  802. struct scsi_device *sdev;
  803. } u;
  804. struct ipr_ioa_cfg *ioa_cfg;
  805. };
  806. struct ipr_ses_table_entry {
  807. char product_id[17];
  808. char compare_product_id_byte[17];
  809. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  810. };
  811. struct ipr_dump_header {
  812. u32 eye_catcher;
  813. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  814. u32 len;
  815. u32 num_entries;
  816. u32 first_entry_offset;
  817. u32 status;
  818. #define IPR_DUMP_STATUS_SUCCESS 0
  819. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  820. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  821. u32 os;
  822. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  823. u32 driver_name;
  824. #define IPR_DUMP_DRIVER_NAME 0x49505232
  825. }__attribute__((packed, aligned (4)));
  826. struct ipr_dump_entry_header {
  827. u32 eye_catcher;
  828. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  829. u32 len;
  830. u32 num_elems;
  831. u32 offset;
  832. u32 data_type;
  833. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  834. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  835. u32 id;
  836. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  837. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  838. #define IPR_DUMP_TRACE_ID 0x54524143
  839. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  840. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  841. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  842. #define IPR_DUMP_PEND_OPS 0x414F5053
  843. u32 status;
  844. }__attribute__((packed, aligned (4)));
  845. struct ipr_dump_location_entry {
  846. struct ipr_dump_entry_header hdr;
  847. u8 location[BUS_ID_SIZE];
  848. }__attribute__((packed));
  849. struct ipr_dump_trace_entry {
  850. struct ipr_dump_entry_header hdr;
  851. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  852. }__attribute__((packed, aligned (4)));
  853. struct ipr_dump_version_entry {
  854. struct ipr_dump_entry_header hdr;
  855. u8 version[sizeof(IPR_DRIVER_VERSION)];
  856. };
  857. struct ipr_dump_ioa_type_entry {
  858. struct ipr_dump_entry_header hdr;
  859. u32 type;
  860. u32 fw_version;
  861. };
  862. struct ipr_driver_dump {
  863. struct ipr_dump_header hdr;
  864. struct ipr_dump_version_entry version_entry;
  865. struct ipr_dump_location_entry location_entry;
  866. struct ipr_dump_ioa_type_entry ioa_type_entry;
  867. struct ipr_dump_trace_entry trace_entry;
  868. }__attribute__((packed));
  869. struct ipr_ioa_dump {
  870. struct ipr_dump_entry_header hdr;
  871. struct ipr_sdt sdt;
  872. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  873. u32 reserved;
  874. u32 next_page_index;
  875. u32 page_offset;
  876. u32 format;
  877. #define IPR_SDT_FMT2 2
  878. #define IPR_SDT_UNKNOWN 3
  879. }__attribute__((packed, aligned (4)));
  880. struct ipr_dump {
  881. struct kref kref;
  882. struct ipr_ioa_cfg *ioa_cfg;
  883. struct ipr_driver_dump driver_dump;
  884. struct ipr_ioa_dump ioa_dump;
  885. };
  886. struct ipr_error_table_t {
  887. u32 ioasc;
  888. int log_ioasa;
  889. int log_hcam;
  890. char *error;
  891. };
  892. struct ipr_software_inq_lid_info {
  893. __be32 load_id;
  894. __be32 timestamp[3];
  895. }__attribute__((packed, aligned (4)));
  896. struct ipr_ucode_image_header {
  897. __be32 header_length;
  898. __be32 lid_table_offset;
  899. u8 major_release;
  900. u8 card_type;
  901. u8 minor_release[2];
  902. u8 reserved[20];
  903. char eyecatcher[16];
  904. __be32 num_lids;
  905. struct ipr_software_inq_lid_info lid[1];
  906. }__attribute__((packed, aligned (4)));
  907. /*
  908. * Macros
  909. */
  910. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  911. #ifdef CONFIG_SCSI_IPR_TRACE
  912. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  913. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  914. #else
  915. #define ipr_create_trace_file(kobj, attr) 0
  916. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  917. #endif
  918. #ifdef CONFIG_SCSI_IPR_DUMP
  919. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  920. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  921. #else
  922. #define ipr_create_dump_file(kobj, attr) 0
  923. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  924. #endif
  925. /*
  926. * Error logging macros
  927. */
  928. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  929. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  930. #define ipr_crit(...) printk(KERN_CRIT IPR_NAME ": "__VA_ARGS__)
  931. #define ipr_warn(...) printk(KERN_WARNING IPR_NAME": "__VA_ARGS__)
  932. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  933. #define ipr_sdev_printk(level, sdev, fmt, args...) \
  934. sdev_printk(level, sdev, fmt, ## args)
  935. #define ipr_sdev_err(sdev, fmt, ...) \
  936. ipr_sdev_printk(KERN_ERR, sdev, fmt, ##__VA_ARGS__)
  937. #define ipr_sdev_info(sdev, fmt, ...) \
  938. ipr_sdev_printk(KERN_INFO, sdev, fmt, ##__VA_ARGS__)
  939. #define ipr_sdev_dbg(sdev, fmt, ...) \
  940. IPR_DBG_CMD(ipr_sdev_printk(KERN_INFO, sdev, fmt, ##__VA_ARGS__))
  941. #define ipr_res_printk(level, ioa_cfg, res, fmt, ...) \
  942. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, ioa_cfg->host->host_no, \
  943. res.bus, res.target, res.lun, ##__VA_ARGS__)
  944. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  945. ipr_res_printk(KERN_ERR, ioa_cfg, res, fmt, ##__VA_ARGS__)
  946. #define ipr_res_dbg(ioa_cfg, res, fmt, ...) \
  947. IPR_DBG_CMD(ipr_res_printk(KERN_INFO, ioa_cfg, res, fmt, ##__VA_ARGS__))
  948. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  949. { \
  950. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  951. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  952. } else { \
  953. ipr_err(fmt": %d:%d:%d:%d\n", \
  954. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  955. (res).bus, (res).target, (res).lun); \
  956. } \
  957. }
  958. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  959. __FILE__, __FUNCTION__, __LINE__)
  960. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __FUNCTION__))
  961. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __FUNCTION__))
  962. #define ipr_err_separator \
  963. ipr_err("----------------------------------------------------------\n")
  964. /*
  965. * Inlines
  966. */
  967. /**
  968. * ipr_is_ioa_resource - Determine if a resource is the IOA
  969. * @res: resource entry struct
  970. *
  971. * Return value:
  972. * 1 if IOA / 0 if not IOA
  973. **/
  974. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  975. {
  976. return (res->cfgte.flags & IPR_IS_IOA_RESOURCE) ? 1 : 0;
  977. }
  978. /**
  979. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  980. * @res: resource entry struct
  981. *
  982. * Return value:
  983. * 1 if AF DASD / 0 if not AF DASD
  984. **/
  985. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  986. {
  987. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  988. !ipr_is_ioa_resource(res) &&
  989. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_AF_DASD)
  990. return 1;
  991. else
  992. return 0;
  993. }
  994. /**
  995. * ipr_is_vset_device - Determine if a resource is a VSET
  996. * @res: resource entry struct
  997. *
  998. * Return value:
  999. * 1 if VSET / 0 if not VSET
  1000. **/
  1001. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1002. {
  1003. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1004. !ipr_is_ioa_resource(res) &&
  1005. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_VOLUME_SET)
  1006. return 1;
  1007. else
  1008. return 0;
  1009. }
  1010. /**
  1011. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1012. * @res: resource entry struct
  1013. *
  1014. * Return value:
  1015. * 1 if GSCSI / 0 if not GSCSI
  1016. **/
  1017. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1018. {
  1019. if (!ipr_is_ioa_resource(res) &&
  1020. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_SCSI)
  1021. return 1;
  1022. else
  1023. return 0;
  1024. }
  1025. /**
  1026. * ipr_is_device - Determine if resource address is that of a device
  1027. * @res_addr: resource address struct
  1028. *
  1029. * Return value:
  1030. * 1 if AF / 0 if not AF
  1031. **/
  1032. static inline int ipr_is_device(struct ipr_res_addr *res_addr)
  1033. {
  1034. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1035. (res_addr->target < IPR_MAX_NUM_TARGETS_PER_BUS))
  1036. return 1;
  1037. return 0;
  1038. }
  1039. /**
  1040. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1041. * @sdt_word: SDT address
  1042. *
  1043. * Return value:
  1044. * 1 if format 2 / 0 if not
  1045. **/
  1046. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1047. {
  1048. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1049. switch (bar_sel) {
  1050. case IPR_SDT_FMT2_BAR0_SEL:
  1051. case IPR_SDT_FMT2_BAR1_SEL:
  1052. case IPR_SDT_FMT2_BAR2_SEL:
  1053. case IPR_SDT_FMT2_BAR3_SEL:
  1054. case IPR_SDT_FMT2_BAR4_SEL:
  1055. case IPR_SDT_FMT2_BAR5_SEL:
  1056. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1057. return 1;
  1058. };
  1059. return 0;
  1060. }
  1061. #endif