intel_ringbuffer.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. ret = intel_emit_post_sync_nonzero_flush(ring);
  198. if (ret)
  199. return ret;
  200. /* Just flush everything. Experiments have shown that reducing the
  201. * number of bits based on the write domains has little performance
  202. * impact.
  203. */
  204. if (flush_domains) {
  205. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  207. /*
  208. * Ensure that any following seqno writes only happen
  209. * when the render cache is indeed flushed.
  210. */
  211. flags |= PIPE_CONTROL_CS_STALL;
  212. }
  213. if (invalidate_domains) {
  214. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  215. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  219. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  220. /*
  221. * TLB invalidate requires a post-sync write.
  222. */
  223. flags |= PIPE_CONTROL_QW_WRITE;
  224. }
  225. ret = intel_ring_begin(ring, 4);
  226. if (ret)
  227. return ret;
  228. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  229. intel_ring_emit(ring, flags);
  230. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  231. intel_ring_emit(ring, 0);
  232. intel_ring_advance(ring);
  233. return 0;
  234. }
  235. static void ring_write_tail(struct intel_ring_buffer *ring,
  236. u32 value)
  237. {
  238. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  239. I915_WRITE_TAIL(ring, value);
  240. }
  241. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  242. {
  243. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  244. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  245. RING_ACTHD(ring->mmio_base) : ACTHD;
  246. return I915_READ(acthd_reg);
  247. }
  248. static int init_ring_common(struct intel_ring_buffer *ring)
  249. {
  250. struct drm_device *dev = ring->dev;
  251. drm_i915_private_t *dev_priv = dev->dev_private;
  252. struct drm_i915_gem_object *obj = ring->obj;
  253. int ret = 0;
  254. u32 head;
  255. if (HAS_FORCE_WAKE(dev))
  256. gen6_gt_force_wake_get(dev_priv);
  257. /* Stop the ring if it's running. */
  258. I915_WRITE_CTL(ring, 0);
  259. I915_WRITE_HEAD(ring, 0);
  260. ring->write_tail(ring, 0);
  261. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  262. /* G45 ring initialization fails to reset head to zero */
  263. if (head != 0) {
  264. DRM_DEBUG_KMS("%s head not reset to zero "
  265. "ctl %08x head %08x tail %08x start %08x\n",
  266. ring->name,
  267. I915_READ_CTL(ring),
  268. I915_READ_HEAD(ring),
  269. I915_READ_TAIL(ring),
  270. I915_READ_START(ring));
  271. I915_WRITE_HEAD(ring, 0);
  272. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  273. DRM_ERROR("failed to set %s head to zero "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. }
  281. }
  282. /* Initialize the ring. This must happen _after_ we've cleared the ring
  283. * registers with the above sequence (the readback of the HEAD registers
  284. * also enforces ordering), otherwise the hw might lose the new ring
  285. * register values. */
  286. I915_WRITE_START(ring, obj->gtt_offset);
  287. I915_WRITE_CTL(ring,
  288. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  289. | RING_VALID);
  290. /* If the head is still not zero, the ring is dead */
  291. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  292. I915_READ_START(ring) == obj->gtt_offset &&
  293. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  294. DRM_ERROR("%s initialization failed "
  295. "ctl %08x head %08x tail %08x start %08x\n",
  296. ring->name,
  297. I915_READ_CTL(ring),
  298. I915_READ_HEAD(ring),
  299. I915_READ_TAIL(ring),
  300. I915_READ_START(ring));
  301. ret = -EIO;
  302. goto out;
  303. }
  304. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  305. i915_kernel_lost_context(ring->dev);
  306. else {
  307. ring->head = I915_READ_HEAD(ring);
  308. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  309. ring->space = ring_space(ring);
  310. ring->last_retired_head = -1;
  311. }
  312. out:
  313. if (HAS_FORCE_WAKE(dev))
  314. gen6_gt_force_wake_put(dev_priv);
  315. return ret;
  316. }
  317. static int
  318. init_pipe_control(struct intel_ring_buffer *ring)
  319. {
  320. struct pipe_control *pc;
  321. struct drm_i915_gem_object *obj;
  322. int ret;
  323. if (ring->private)
  324. return 0;
  325. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  326. if (!pc)
  327. return -ENOMEM;
  328. obj = i915_gem_alloc_object(ring->dev, 4096);
  329. if (obj == NULL) {
  330. DRM_ERROR("Failed to allocate seqno page\n");
  331. ret = -ENOMEM;
  332. goto err;
  333. }
  334. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  335. ret = i915_gem_object_pin(obj, 4096, true);
  336. if (ret)
  337. goto err_unref;
  338. pc->gtt_offset = obj->gtt_offset;
  339. pc->cpu_page = kmap(obj->pages[0]);
  340. if (pc->cpu_page == NULL)
  341. goto err_unpin;
  342. pc->obj = obj;
  343. ring->private = pc;
  344. return 0;
  345. err_unpin:
  346. i915_gem_object_unpin(obj);
  347. err_unref:
  348. drm_gem_object_unreference(&obj->base);
  349. err:
  350. kfree(pc);
  351. return ret;
  352. }
  353. static void
  354. cleanup_pipe_control(struct intel_ring_buffer *ring)
  355. {
  356. struct pipe_control *pc = ring->private;
  357. struct drm_i915_gem_object *obj;
  358. if (!ring->private)
  359. return;
  360. obj = pc->obj;
  361. kunmap(obj->pages[0]);
  362. i915_gem_object_unpin(obj);
  363. drm_gem_object_unreference(&obj->base);
  364. kfree(pc);
  365. ring->private = NULL;
  366. }
  367. static int init_render_ring(struct intel_ring_buffer *ring)
  368. {
  369. struct drm_device *dev = ring->dev;
  370. struct drm_i915_private *dev_priv = dev->dev_private;
  371. int ret = init_ring_common(ring);
  372. if (INTEL_INFO(dev)->gen > 3) {
  373. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  374. if (IS_GEN7(dev))
  375. I915_WRITE(GFX_MODE_GEN7,
  376. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  377. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  378. }
  379. if (INTEL_INFO(dev)->gen >= 5) {
  380. ret = init_pipe_control(ring);
  381. if (ret)
  382. return ret;
  383. }
  384. if (IS_GEN6(dev)) {
  385. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  386. * "If this bit is set, STCunit will have LRA as replacement
  387. * policy. [...] This bit must be reset. LRA replacement
  388. * policy is not supported."
  389. */
  390. I915_WRITE(CACHE_MODE_0,
  391. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  392. /* This is not explicitly set for GEN6, so read the register.
  393. * see intel_ring_mi_set_context() for why we care.
  394. * TODO: consider explicitly setting the bit for GEN5
  395. */
  396. ring->itlb_before_ctx_switch =
  397. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  398. }
  399. if (INTEL_INFO(dev)->gen >= 6)
  400. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  401. if (IS_IVYBRIDGE(dev))
  402. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  403. return ret;
  404. }
  405. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  406. {
  407. if (!ring->private)
  408. return;
  409. cleanup_pipe_control(ring);
  410. }
  411. static void
  412. update_mboxes(struct intel_ring_buffer *ring,
  413. u32 seqno,
  414. u32 mmio_offset)
  415. {
  416. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  417. MI_SEMAPHORE_GLOBAL_GTT |
  418. MI_SEMAPHORE_REGISTER |
  419. MI_SEMAPHORE_UPDATE);
  420. intel_ring_emit(ring, seqno);
  421. intel_ring_emit(ring, mmio_offset);
  422. }
  423. /**
  424. * gen6_add_request - Update the semaphore mailbox registers
  425. *
  426. * @ring - ring that is adding a request
  427. * @seqno - return seqno stuck into the ring
  428. *
  429. * Update the mailbox registers in the *other* rings with the current seqno.
  430. * This acts like a signal in the canonical semaphore.
  431. */
  432. static int
  433. gen6_add_request(struct intel_ring_buffer *ring,
  434. u32 *seqno)
  435. {
  436. u32 mbox1_reg;
  437. u32 mbox2_reg;
  438. int ret;
  439. ret = intel_ring_begin(ring, 10);
  440. if (ret)
  441. return ret;
  442. mbox1_reg = ring->signal_mbox[0];
  443. mbox2_reg = ring->signal_mbox[1];
  444. *seqno = i915_gem_next_request_seqno(ring);
  445. update_mboxes(ring, *seqno, mbox1_reg);
  446. update_mboxes(ring, *seqno, mbox2_reg);
  447. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  448. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  449. intel_ring_emit(ring, *seqno);
  450. intel_ring_emit(ring, MI_USER_INTERRUPT);
  451. intel_ring_advance(ring);
  452. return 0;
  453. }
  454. /**
  455. * intel_ring_sync - sync the waiter to the signaller on seqno
  456. *
  457. * @waiter - ring that is waiting
  458. * @signaller - ring which has, or will signal
  459. * @seqno - seqno which the waiter will block on
  460. */
  461. static int
  462. gen6_ring_sync(struct intel_ring_buffer *waiter,
  463. struct intel_ring_buffer *signaller,
  464. u32 seqno)
  465. {
  466. int ret;
  467. u32 dw1 = MI_SEMAPHORE_MBOX |
  468. MI_SEMAPHORE_COMPARE |
  469. MI_SEMAPHORE_REGISTER;
  470. /* Throughout all of the GEM code, seqno passed implies our current
  471. * seqno is >= the last seqno executed. However for hardware the
  472. * comparison is strictly greater than.
  473. */
  474. seqno -= 1;
  475. WARN_ON(signaller->semaphore_register[waiter->id] ==
  476. MI_SEMAPHORE_SYNC_INVALID);
  477. ret = intel_ring_begin(waiter, 4);
  478. if (ret)
  479. return ret;
  480. intel_ring_emit(waiter,
  481. dw1 | signaller->semaphore_register[waiter->id]);
  482. intel_ring_emit(waiter, seqno);
  483. intel_ring_emit(waiter, 0);
  484. intel_ring_emit(waiter, MI_NOOP);
  485. intel_ring_advance(waiter);
  486. return 0;
  487. }
  488. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  489. do { \
  490. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  491. PIPE_CONTROL_DEPTH_STALL); \
  492. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  493. intel_ring_emit(ring__, 0); \
  494. intel_ring_emit(ring__, 0); \
  495. } while (0)
  496. static int
  497. pc_render_add_request(struct intel_ring_buffer *ring,
  498. u32 *result)
  499. {
  500. u32 seqno = i915_gem_next_request_seqno(ring);
  501. struct pipe_control *pc = ring->private;
  502. u32 scratch_addr = pc->gtt_offset + 128;
  503. int ret;
  504. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  505. * incoherent with writes to memory, i.e. completely fubar,
  506. * so we need to use PIPE_NOTIFY instead.
  507. *
  508. * However, we also need to workaround the qword write
  509. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  510. * memory before requesting an interrupt.
  511. */
  512. ret = intel_ring_begin(ring, 32);
  513. if (ret)
  514. return ret;
  515. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  516. PIPE_CONTROL_WRITE_FLUSH |
  517. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  518. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  519. intel_ring_emit(ring, seqno);
  520. intel_ring_emit(ring, 0);
  521. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  522. scratch_addr += 128; /* write to separate cachelines */
  523. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  524. scratch_addr += 128;
  525. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  526. scratch_addr += 128;
  527. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  528. scratch_addr += 128;
  529. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  530. scratch_addr += 128;
  531. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  532. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  533. PIPE_CONTROL_WRITE_FLUSH |
  534. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  535. PIPE_CONTROL_NOTIFY);
  536. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  537. intel_ring_emit(ring, seqno);
  538. intel_ring_emit(ring, 0);
  539. intel_ring_advance(ring);
  540. *result = seqno;
  541. return 0;
  542. }
  543. static u32
  544. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  545. {
  546. struct drm_device *dev = ring->dev;
  547. /* Workaround to force correct ordering between irq and seqno writes on
  548. * ivb (and maybe also on snb) by reading from a CS register (like
  549. * ACTHD) before reading the status page. */
  550. if (IS_GEN6(dev) || IS_GEN7(dev))
  551. intel_ring_get_active_head(ring);
  552. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  553. }
  554. static u32
  555. ring_get_seqno(struct intel_ring_buffer *ring)
  556. {
  557. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  558. }
  559. static u32
  560. pc_render_get_seqno(struct intel_ring_buffer *ring)
  561. {
  562. struct pipe_control *pc = ring->private;
  563. return pc->cpu_page[0];
  564. }
  565. static bool
  566. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  567. {
  568. struct drm_device *dev = ring->dev;
  569. drm_i915_private_t *dev_priv = dev->dev_private;
  570. unsigned long flags;
  571. if (!dev->irq_enabled)
  572. return false;
  573. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  574. if (ring->irq_refcount++ == 0) {
  575. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  576. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  577. POSTING_READ(GTIMR);
  578. }
  579. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  580. return true;
  581. }
  582. static void
  583. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  584. {
  585. struct drm_device *dev = ring->dev;
  586. drm_i915_private_t *dev_priv = dev->dev_private;
  587. unsigned long flags;
  588. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  589. if (--ring->irq_refcount == 0) {
  590. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  591. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  592. POSTING_READ(GTIMR);
  593. }
  594. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  595. }
  596. static bool
  597. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  598. {
  599. struct drm_device *dev = ring->dev;
  600. drm_i915_private_t *dev_priv = dev->dev_private;
  601. unsigned long flags;
  602. if (!dev->irq_enabled)
  603. return false;
  604. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  605. if (ring->irq_refcount++ == 0) {
  606. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  607. I915_WRITE(IMR, dev_priv->irq_mask);
  608. POSTING_READ(IMR);
  609. }
  610. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  611. return true;
  612. }
  613. static void
  614. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  615. {
  616. struct drm_device *dev = ring->dev;
  617. drm_i915_private_t *dev_priv = dev->dev_private;
  618. unsigned long flags;
  619. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  620. if (--ring->irq_refcount == 0) {
  621. dev_priv->irq_mask |= ring->irq_enable_mask;
  622. I915_WRITE(IMR, dev_priv->irq_mask);
  623. POSTING_READ(IMR);
  624. }
  625. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  626. }
  627. static bool
  628. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  629. {
  630. struct drm_device *dev = ring->dev;
  631. drm_i915_private_t *dev_priv = dev->dev_private;
  632. unsigned long flags;
  633. if (!dev->irq_enabled)
  634. return false;
  635. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  636. if (ring->irq_refcount++ == 0) {
  637. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  638. I915_WRITE16(IMR, dev_priv->irq_mask);
  639. POSTING_READ16(IMR);
  640. }
  641. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  642. return true;
  643. }
  644. static void
  645. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  646. {
  647. struct drm_device *dev = ring->dev;
  648. drm_i915_private_t *dev_priv = dev->dev_private;
  649. unsigned long flags;
  650. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  651. if (--ring->irq_refcount == 0) {
  652. dev_priv->irq_mask |= ring->irq_enable_mask;
  653. I915_WRITE16(IMR, dev_priv->irq_mask);
  654. POSTING_READ16(IMR);
  655. }
  656. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  657. }
  658. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  659. {
  660. struct drm_device *dev = ring->dev;
  661. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  662. u32 mmio = 0;
  663. /* The ring status page addresses are no longer next to the rest of
  664. * the ring registers as of gen7.
  665. */
  666. if (IS_GEN7(dev)) {
  667. switch (ring->id) {
  668. case RCS:
  669. mmio = RENDER_HWS_PGA_GEN7;
  670. break;
  671. case BCS:
  672. mmio = BLT_HWS_PGA_GEN7;
  673. break;
  674. case VCS:
  675. mmio = BSD_HWS_PGA_GEN7;
  676. break;
  677. }
  678. } else if (IS_GEN6(ring->dev)) {
  679. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  680. } else {
  681. mmio = RING_HWS_PGA(ring->mmio_base);
  682. }
  683. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  684. POSTING_READ(mmio);
  685. }
  686. static int
  687. bsd_ring_flush(struct intel_ring_buffer *ring,
  688. u32 invalidate_domains,
  689. u32 flush_domains)
  690. {
  691. int ret;
  692. ret = intel_ring_begin(ring, 2);
  693. if (ret)
  694. return ret;
  695. intel_ring_emit(ring, MI_FLUSH);
  696. intel_ring_emit(ring, MI_NOOP);
  697. intel_ring_advance(ring);
  698. return 0;
  699. }
  700. static int
  701. i9xx_add_request(struct intel_ring_buffer *ring,
  702. u32 *result)
  703. {
  704. u32 seqno;
  705. int ret;
  706. ret = intel_ring_begin(ring, 4);
  707. if (ret)
  708. return ret;
  709. seqno = i915_gem_next_request_seqno(ring);
  710. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  711. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  712. intel_ring_emit(ring, seqno);
  713. intel_ring_emit(ring, MI_USER_INTERRUPT);
  714. intel_ring_advance(ring);
  715. *result = seqno;
  716. return 0;
  717. }
  718. static bool
  719. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  720. {
  721. struct drm_device *dev = ring->dev;
  722. drm_i915_private_t *dev_priv = dev->dev_private;
  723. unsigned long flags;
  724. if (!dev->irq_enabled)
  725. return false;
  726. /* It looks like we need to prevent the gt from suspending while waiting
  727. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  728. * blt/bsd rings on ivb. */
  729. gen6_gt_force_wake_get(dev_priv);
  730. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  731. if (ring->irq_refcount++ == 0) {
  732. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  733. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  734. GEN6_RENDER_L3_PARITY_ERROR));
  735. else
  736. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  737. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  738. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  739. POSTING_READ(GTIMR);
  740. }
  741. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  742. return true;
  743. }
  744. static void
  745. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  746. {
  747. struct drm_device *dev = ring->dev;
  748. drm_i915_private_t *dev_priv = dev->dev_private;
  749. unsigned long flags;
  750. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  751. if (--ring->irq_refcount == 0) {
  752. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  753. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  754. else
  755. I915_WRITE_IMR(ring, ~0);
  756. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  757. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  758. POSTING_READ(GTIMR);
  759. }
  760. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  761. gen6_gt_force_wake_put(dev_priv);
  762. }
  763. static int
  764. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  765. {
  766. int ret;
  767. ret = intel_ring_begin(ring, 2);
  768. if (ret)
  769. return ret;
  770. intel_ring_emit(ring,
  771. MI_BATCH_BUFFER_START |
  772. MI_BATCH_GTT |
  773. MI_BATCH_NON_SECURE_I965);
  774. intel_ring_emit(ring, offset);
  775. intel_ring_advance(ring);
  776. return 0;
  777. }
  778. static int
  779. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  780. u32 offset, u32 len)
  781. {
  782. int ret;
  783. ret = intel_ring_begin(ring, 4);
  784. if (ret)
  785. return ret;
  786. intel_ring_emit(ring, MI_BATCH_BUFFER);
  787. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  788. intel_ring_emit(ring, offset + len - 8);
  789. intel_ring_emit(ring, 0);
  790. intel_ring_advance(ring);
  791. return 0;
  792. }
  793. static int
  794. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  795. u32 offset, u32 len)
  796. {
  797. int ret;
  798. ret = intel_ring_begin(ring, 2);
  799. if (ret)
  800. return ret;
  801. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  802. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  803. intel_ring_advance(ring);
  804. return 0;
  805. }
  806. static void cleanup_status_page(struct intel_ring_buffer *ring)
  807. {
  808. struct drm_i915_gem_object *obj;
  809. obj = ring->status_page.obj;
  810. if (obj == NULL)
  811. return;
  812. kunmap(obj->pages[0]);
  813. i915_gem_object_unpin(obj);
  814. drm_gem_object_unreference(&obj->base);
  815. ring->status_page.obj = NULL;
  816. }
  817. static int init_status_page(struct intel_ring_buffer *ring)
  818. {
  819. struct drm_device *dev = ring->dev;
  820. struct drm_i915_gem_object *obj;
  821. int ret;
  822. obj = i915_gem_alloc_object(dev, 4096);
  823. if (obj == NULL) {
  824. DRM_ERROR("Failed to allocate status page\n");
  825. ret = -ENOMEM;
  826. goto err;
  827. }
  828. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  829. ret = i915_gem_object_pin(obj, 4096, true);
  830. if (ret != 0) {
  831. goto err_unref;
  832. }
  833. ring->status_page.gfx_addr = obj->gtt_offset;
  834. ring->status_page.page_addr = kmap(obj->pages[0]);
  835. if (ring->status_page.page_addr == NULL) {
  836. ret = -ENOMEM;
  837. goto err_unpin;
  838. }
  839. ring->status_page.obj = obj;
  840. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  841. intel_ring_setup_status_page(ring);
  842. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  843. ring->name, ring->status_page.gfx_addr);
  844. return 0;
  845. err_unpin:
  846. i915_gem_object_unpin(obj);
  847. err_unref:
  848. drm_gem_object_unreference(&obj->base);
  849. err:
  850. return ret;
  851. }
  852. static int intel_init_ring_buffer(struct drm_device *dev,
  853. struct intel_ring_buffer *ring)
  854. {
  855. struct drm_i915_gem_object *obj;
  856. struct drm_i915_private *dev_priv = dev->dev_private;
  857. int ret;
  858. ring->dev = dev;
  859. INIT_LIST_HEAD(&ring->active_list);
  860. INIT_LIST_HEAD(&ring->request_list);
  861. INIT_LIST_HEAD(&ring->gpu_write_list);
  862. ring->size = 32 * PAGE_SIZE;
  863. init_waitqueue_head(&ring->irq_queue);
  864. if (I915_NEED_GFX_HWS(dev)) {
  865. ret = init_status_page(ring);
  866. if (ret)
  867. return ret;
  868. }
  869. obj = i915_gem_alloc_object(dev, ring->size);
  870. if (obj == NULL) {
  871. DRM_ERROR("Failed to allocate ringbuffer\n");
  872. ret = -ENOMEM;
  873. goto err_hws;
  874. }
  875. ring->obj = obj;
  876. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  877. if (ret)
  878. goto err_unref;
  879. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  880. if (ret)
  881. goto err_unpin;
  882. ring->virtual_start =
  883. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  884. ring->size);
  885. if (ring->virtual_start == NULL) {
  886. DRM_ERROR("Failed to map ringbuffer.\n");
  887. ret = -EINVAL;
  888. goto err_unpin;
  889. }
  890. ret = ring->init(ring);
  891. if (ret)
  892. goto err_unmap;
  893. /* Workaround an erratum on the i830 which causes a hang if
  894. * the TAIL pointer points to within the last 2 cachelines
  895. * of the buffer.
  896. */
  897. ring->effective_size = ring->size;
  898. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  899. ring->effective_size -= 128;
  900. return 0;
  901. err_unmap:
  902. iounmap(ring->virtual_start);
  903. err_unpin:
  904. i915_gem_object_unpin(obj);
  905. err_unref:
  906. drm_gem_object_unreference(&obj->base);
  907. ring->obj = NULL;
  908. err_hws:
  909. cleanup_status_page(ring);
  910. return ret;
  911. }
  912. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  913. {
  914. struct drm_i915_private *dev_priv;
  915. int ret;
  916. if (ring->obj == NULL)
  917. return;
  918. /* Disable the ring buffer. The ring must be idle at this point */
  919. dev_priv = ring->dev->dev_private;
  920. ret = intel_wait_ring_idle(ring);
  921. if (ret)
  922. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  923. ring->name, ret);
  924. I915_WRITE_CTL(ring, 0);
  925. iounmap(ring->virtual_start);
  926. i915_gem_object_unpin(ring->obj);
  927. drm_gem_object_unreference(&ring->obj->base);
  928. ring->obj = NULL;
  929. if (ring->cleanup)
  930. ring->cleanup(ring);
  931. cleanup_status_page(ring);
  932. }
  933. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  934. {
  935. uint32_t __iomem *virt;
  936. int rem = ring->size - ring->tail;
  937. if (ring->space < rem) {
  938. int ret = intel_wait_ring_buffer(ring, rem);
  939. if (ret)
  940. return ret;
  941. }
  942. virt = ring->virtual_start + ring->tail;
  943. rem /= 4;
  944. while (rem--)
  945. iowrite32(MI_NOOP, virt++);
  946. ring->tail = 0;
  947. ring->space = ring_space(ring);
  948. return 0;
  949. }
  950. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  951. {
  952. int ret;
  953. ret = i915_wait_seqno(ring, seqno);
  954. if (!ret)
  955. i915_gem_retire_requests_ring(ring);
  956. return ret;
  957. }
  958. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  959. {
  960. struct drm_i915_gem_request *request;
  961. u32 seqno = 0;
  962. int ret;
  963. i915_gem_retire_requests_ring(ring);
  964. if (ring->last_retired_head != -1) {
  965. ring->head = ring->last_retired_head;
  966. ring->last_retired_head = -1;
  967. ring->space = ring_space(ring);
  968. if (ring->space >= n)
  969. return 0;
  970. }
  971. list_for_each_entry(request, &ring->request_list, list) {
  972. int space;
  973. if (request->tail == -1)
  974. continue;
  975. space = request->tail - (ring->tail + 8);
  976. if (space < 0)
  977. space += ring->size;
  978. if (space >= n) {
  979. seqno = request->seqno;
  980. break;
  981. }
  982. /* Consume this request in case we need more space than
  983. * is available and so need to prevent a race between
  984. * updating last_retired_head and direct reads of
  985. * I915_RING_HEAD. It also provides a nice sanity check.
  986. */
  987. request->tail = -1;
  988. }
  989. if (seqno == 0)
  990. return -ENOSPC;
  991. ret = intel_ring_wait_seqno(ring, seqno);
  992. if (ret)
  993. return ret;
  994. if (WARN_ON(ring->last_retired_head == -1))
  995. return -ENOSPC;
  996. ring->head = ring->last_retired_head;
  997. ring->last_retired_head = -1;
  998. ring->space = ring_space(ring);
  999. if (WARN_ON(ring->space < n))
  1000. return -ENOSPC;
  1001. return 0;
  1002. }
  1003. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1004. {
  1005. struct drm_device *dev = ring->dev;
  1006. struct drm_i915_private *dev_priv = dev->dev_private;
  1007. unsigned long end;
  1008. int ret;
  1009. ret = intel_ring_wait_request(ring, n);
  1010. if (ret != -ENOSPC)
  1011. return ret;
  1012. trace_i915_ring_wait_begin(ring);
  1013. /* With GEM the hangcheck timer should kick us out of the loop,
  1014. * leaving it early runs the risk of corrupting GEM state (due
  1015. * to running on almost untested codepaths). But on resume
  1016. * timers don't work yet, so prevent a complete hang in that
  1017. * case by choosing an insanely large timeout. */
  1018. end = jiffies + 60 * HZ;
  1019. do {
  1020. ring->head = I915_READ_HEAD(ring);
  1021. ring->space = ring_space(ring);
  1022. if (ring->space >= n) {
  1023. trace_i915_ring_wait_end(ring);
  1024. return 0;
  1025. }
  1026. if (dev->primary->master) {
  1027. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1028. if (master_priv->sarea_priv)
  1029. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1030. }
  1031. msleep(1);
  1032. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1033. if (ret)
  1034. return ret;
  1035. } while (!time_after(jiffies, end));
  1036. trace_i915_ring_wait_end(ring);
  1037. return -EBUSY;
  1038. }
  1039. int intel_ring_begin(struct intel_ring_buffer *ring,
  1040. int num_dwords)
  1041. {
  1042. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1043. int n = 4*num_dwords;
  1044. int ret;
  1045. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1046. if (ret)
  1047. return ret;
  1048. if (unlikely(ring->tail + n > ring->effective_size)) {
  1049. ret = intel_wrap_ring_buffer(ring);
  1050. if (unlikely(ret))
  1051. return ret;
  1052. }
  1053. if (unlikely(ring->space < n)) {
  1054. ret = intel_wait_ring_buffer(ring, n);
  1055. if (unlikely(ret))
  1056. return ret;
  1057. }
  1058. ring->space -= n;
  1059. return 0;
  1060. }
  1061. void intel_ring_advance(struct intel_ring_buffer *ring)
  1062. {
  1063. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1064. ring->tail &= ring->size - 1;
  1065. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1066. return;
  1067. ring->write_tail(ring, ring->tail);
  1068. }
  1069. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1070. u32 value)
  1071. {
  1072. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1073. /* Every tail move must follow the sequence below */
  1074. /* Disable notification that the ring is IDLE. The GT
  1075. * will then assume that it is busy and bring it out of rc6.
  1076. */
  1077. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1078. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1079. /* Clear the context id. Here be magic! */
  1080. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1081. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1082. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1083. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1084. 50))
  1085. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1086. /* Now that the ring is fully powered up, update the tail */
  1087. I915_WRITE_TAIL(ring, value);
  1088. POSTING_READ(RING_TAIL(ring->mmio_base));
  1089. /* Let the ring send IDLE messages to the GT again,
  1090. * and so let it sleep to conserve power when idle.
  1091. */
  1092. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1093. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1094. }
  1095. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1096. u32 invalidate, u32 flush)
  1097. {
  1098. uint32_t cmd;
  1099. int ret;
  1100. ret = intel_ring_begin(ring, 4);
  1101. if (ret)
  1102. return ret;
  1103. cmd = MI_FLUSH_DW;
  1104. if (invalidate & I915_GEM_GPU_DOMAINS)
  1105. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1106. intel_ring_emit(ring, cmd);
  1107. intel_ring_emit(ring, 0);
  1108. intel_ring_emit(ring, 0);
  1109. intel_ring_emit(ring, MI_NOOP);
  1110. intel_ring_advance(ring);
  1111. return 0;
  1112. }
  1113. static int
  1114. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1115. u32 offset, u32 len)
  1116. {
  1117. int ret;
  1118. ret = intel_ring_begin(ring, 2);
  1119. if (ret)
  1120. return ret;
  1121. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1122. /* bit0-7 is the length on GEN6+ */
  1123. intel_ring_emit(ring, offset);
  1124. intel_ring_advance(ring);
  1125. return 0;
  1126. }
  1127. /* Blitter support (SandyBridge+) */
  1128. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1129. u32 invalidate, u32 flush)
  1130. {
  1131. uint32_t cmd;
  1132. int ret;
  1133. ret = intel_ring_begin(ring, 4);
  1134. if (ret)
  1135. return ret;
  1136. cmd = MI_FLUSH_DW;
  1137. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1138. cmd |= MI_INVALIDATE_TLB;
  1139. intel_ring_emit(ring, cmd);
  1140. intel_ring_emit(ring, 0);
  1141. intel_ring_emit(ring, 0);
  1142. intel_ring_emit(ring, MI_NOOP);
  1143. intel_ring_advance(ring);
  1144. return 0;
  1145. }
  1146. int intel_init_render_ring_buffer(struct drm_device *dev)
  1147. {
  1148. drm_i915_private_t *dev_priv = dev->dev_private;
  1149. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1150. ring->name = "render ring";
  1151. ring->id = RCS;
  1152. ring->mmio_base = RENDER_RING_BASE;
  1153. if (INTEL_INFO(dev)->gen >= 6) {
  1154. ring->add_request = gen6_add_request;
  1155. ring->flush = gen6_render_ring_flush;
  1156. ring->irq_get = gen6_ring_get_irq;
  1157. ring->irq_put = gen6_ring_put_irq;
  1158. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1159. ring->get_seqno = gen6_ring_get_seqno;
  1160. ring->sync_to = gen6_ring_sync;
  1161. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1162. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1163. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1164. ring->signal_mbox[0] = GEN6_VRSYNC;
  1165. ring->signal_mbox[1] = GEN6_BRSYNC;
  1166. } else if (IS_GEN5(dev)) {
  1167. ring->add_request = pc_render_add_request;
  1168. ring->flush = gen4_render_ring_flush;
  1169. ring->get_seqno = pc_render_get_seqno;
  1170. ring->irq_get = gen5_ring_get_irq;
  1171. ring->irq_put = gen5_ring_put_irq;
  1172. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1173. } else {
  1174. ring->add_request = i9xx_add_request;
  1175. if (INTEL_INFO(dev)->gen < 4)
  1176. ring->flush = gen2_render_ring_flush;
  1177. else
  1178. ring->flush = gen4_render_ring_flush;
  1179. ring->get_seqno = ring_get_seqno;
  1180. if (IS_GEN2(dev)) {
  1181. ring->irq_get = i8xx_ring_get_irq;
  1182. ring->irq_put = i8xx_ring_put_irq;
  1183. } else {
  1184. ring->irq_get = i9xx_ring_get_irq;
  1185. ring->irq_put = i9xx_ring_put_irq;
  1186. }
  1187. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1188. }
  1189. ring->write_tail = ring_write_tail;
  1190. if (INTEL_INFO(dev)->gen >= 6)
  1191. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1192. else if (INTEL_INFO(dev)->gen >= 4)
  1193. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1194. else if (IS_I830(dev) || IS_845G(dev))
  1195. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1196. else
  1197. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1198. ring->init = init_render_ring;
  1199. ring->cleanup = render_ring_cleanup;
  1200. if (!I915_NEED_GFX_HWS(dev)) {
  1201. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1202. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1203. }
  1204. return intel_init_ring_buffer(dev, ring);
  1205. }
  1206. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1207. {
  1208. drm_i915_private_t *dev_priv = dev->dev_private;
  1209. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1210. ring->name = "render ring";
  1211. ring->id = RCS;
  1212. ring->mmio_base = RENDER_RING_BASE;
  1213. if (INTEL_INFO(dev)->gen >= 6) {
  1214. /* non-kms not supported on gen6+ */
  1215. return -ENODEV;
  1216. }
  1217. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1218. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1219. * the special gen5 functions. */
  1220. ring->add_request = i9xx_add_request;
  1221. if (INTEL_INFO(dev)->gen < 4)
  1222. ring->flush = gen2_render_ring_flush;
  1223. else
  1224. ring->flush = gen4_render_ring_flush;
  1225. ring->get_seqno = ring_get_seqno;
  1226. if (IS_GEN2(dev)) {
  1227. ring->irq_get = i8xx_ring_get_irq;
  1228. ring->irq_put = i8xx_ring_put_irq;
  1229. } else {
  1230. ring->irq_get = i9xx_ring_get_irq;
  1231. ring->irq_put = i9xx_ring_put_irq;
  1232. }
  1233. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1234. ring->write_tail = ring_write_tail;
  1235. if (INTEL_INFO(dev)->gen >= 4)
  1236. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1237. else if (IS_I830(dev) || IS_845G(dev))
  1238. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1239. else
  1240. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1241. ring->init = init_render_ring;
  1242. ring->cleanup = render_ring_cleanup;
  1243. if (!I915_NEED_GFX_HWS(dev))
  1244. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1245. ring->dev = dev;
  1246. INIT_LIST_HEAD(&ring->active_list);
  1247. INIT_LIST_HEAD(&ring->request_list);
  1248. INIT_LIST_HEAD(&ring->gpu_write_list);
  1249. ring->size = size;
  1250. ring->effective_size = ring->size;
  1251. if (IS_I830(ring->dev))
  1252. ring->effective_size -= 128;
  1253. ring->virtual_start = ioremap_wc(start, size);
  1254. if (ring->virtual_start == NULL) {
  1255. DRM_ERROR("can not ioremap virtual address for"
  1256. " ring buffer\n");
  1257. return -ENOMEM;
  1258. }
  1259. return 0;
  1260. }
  1261. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1262. {
  1263. drm_i915_private_t *dev_priv = dev->dev_private;
  1264. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1265. ring->name = "bsd ring";
  1266. ring->id = VCS;
  1267. ring->write_tail = ring_write_tail;
  1268. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1269. ring->mmio_base = GEN6_BSD_RING_BASE;
  1270. /* gen6 bsd needs a special wa for tail updates */
  1271. if (IS_GEN6(dev))
  1272. ring->write_tail = gen6_bsd_ring_write_tail;
  1273. ring->flush = gen6_ring_flush;
  1274. ring->add_request = gen6_add_request;
  1275. ring->get_seqno = gen6_ring_get_seqno;
  1276. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1277. ring->irq_get = gen6_ring_get_irq;
  1278. ring->irq_put = gen6_ring_put_irq;
  1279. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1280. ring->sync_to = gen6_ring_sync;
  1281. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1282. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1283. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1284. ring->signal_mbox[0] = GEN6_RVSYNC;
  1285. ring->signal_mbox[1] = GEN6_BVSYNC;
  1286. } else {
  1287. ring->mmio_base = BSD_RING_BASE;
  1288. ring->flush = bsd_ring_flush;
  1289. ring->add_request = i9xx_add_request;
  1290. ring->get_seqno = ring_get_seqno;
  1291. if (IS_GEN5(dev)) {
  1292. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1293. ring->irq_get = gen5_ring_get_irq;
  1294. ring->irq_put = gen5_ring_put_irq;
  1295. } else {
  1296. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1297. ring->irq_get = i9xx_ring_get_irq;
  1298. ring->irq_put = i9xx_ring_put_irq;
  1299. }
  1300. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1301. }
  1302. ring->init = init_ring_common;
  1303. return intel_init_ring_buffer(dev, ring);
  1304. }
  1305. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1306. {
  1307. drm_i915_private_t *dev_priv = dev->dev_private;
  1308. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1309. ring->name = "blitter ring";
  1310. ring->id = BCS;
  1311. ring->mmio_base = BLT_RING_BASE;
  1312. ring->write_tail = ring_write_tail;
  1313. ring->flush = blt_ring_flush;
  1314. ring->add_request = gen6_add_request;
  1315. ring->get_seqno = gen6_ring_get_seqno;
  1316. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1317. ring->irq_get = gen6_ring_get_irq;
  1318. ring->irq_put = gen6_ring_put_irq;
  1319. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1320. ring->sync_to = gen6_ring_sync;
  1321. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1322. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1323. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1324. ring->signal_mbox[0] = GEN6_RBSYNC;
  1325. ring->signal_mbox[1] = GEN6_VBSYNC;
  1326. ring->init = init_ring_common;
  1327. return intel_init_ring_buffer(dev, ring);
  1328. }