sh_mmcif.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * include/linux/mmc/sh_mmcif.h
  3. *
  4. * platform data for eMMC driver
  5. *
  6. * Copyright (C) 2010 Renesas Solutions Corp.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. *
  12. */
  13. #ifndef __SH_MMCIF_H__
  14. #define __SH_MMCIF_H__
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/sh_dma.h>
  18. /*
  19. * MMCIF : CE_CLK_CTRL [19:16]
  20. * 1000 : Peripheral clock / 512
  21. * 0111 : Peripheral clock / 256
  22. * 0110 : Peripheral clock / 128
  23. * 0101 : Peripheral clock / 64
  24. * 0100 : Peripheral clock / 32
  25. * 0011 : Peripheral clock / 16
  26. * 0010 : Peripheral clock / 8
  27. * 0001 : Peripheral clock / 4
  28. * 0000 : Peripheral clock / 2
  29. * 1111 : Peripheral clock (sup_pclk set '1')
  30. */
  31. struct sh_mmcif_dma {
  32. struct sh_dmae_slave chan_priv_tx;
  33. struct sh_dmae_slave chan_priv_rx;
  34. };
  35. struct sh_mmcif_plat_data {
  36. void (*set_pwr)(struct platform_device *pdev, int state);
  37. void (*down_pwr)(struct platform_device *pdev);
  38. int (*get_cd)(struct platform_device *pdef);
  39. struct sh_mmcif_dma *dma;
  40. u8 sup_pclk; /* 1 :SH7757, 0: SH7724/SH7372 */
  41. unsigned long caps;
  42. u32 ocr;
  43. };
  44. #define MMCIF_CE_CMD_SET 0x00000000
  45. #define MMCIF_CE_ARG 0x00000008
  46. #define MMCIF_CE_ARG_CMD12 0x0000000C
  47. #define MMCIF_CE_CMD_CTRL 0x00000010
  48. #define MMCIF_CE_BLOCK_SET 0x00000014
  49. #define MMCIF_CE_CLK_CTRL 0x00000018
  50. #define MMCIF_CE_BUF_ACC 0x0000001C
  51. #define MMCIF_CE_RESP3 0x00000020
  52. #define MMCIF_CE_RESP2 0x00000024
  53. #define MMCIF_CE_RESP1 0x00000028
  54. #define MMCIF_CE_RESP0 0x0000002C
  55. #define MMCIF_CE_RESP_CMD12 0x00000030
  56. #define MMCIF_CE_DATA 0x00000034
  57. #define MMCIF_CE_INT 0x00000040
  58. #define MMCIF_CE_INT_MASK 0x00000044
  59. #define MMCIF_CE_HOST_STS1 0x00000048
  60. #define MMCIF_CE_HOST_STS2 0x0000004C
  61. #define MMCIF_CE_VERSION 0x0000007C
  62. /* CE_BUF_ACC */
  63. #define BUF_ACC_DMAWEN (1 << 25)
  64. #define BUF_ACC_DMAREN (1 << 24)
  65. #define BUF_ACC_BUSW_32 (0 << 17)
  66. #define BUF_ACC_BUSW_16 (1 << 17)
  67. #define BUF_ACC_ATYP (1 << 16)
  68. /* CE_CLK_CTRL */
  69. #define CLK_ENABLE (1 << 24) /* 1: output mmc clock */
  70. #define CLK_CLEAR ((1 << 19) | (1 << 18) | (1 << 17) | (1 << 16))
  71. #define CLK_SUP_PCLK ((1 << 19) | (1 << 18) | (1 << 17) | (1 << 16))
  72. #define CLKDIV_4 (1<<16) /* mmc clock frequency.
  73. * n: bus clock/(2^(n+1)) */
  74. #define CLKDIV_256 (7<<16) /* mmc clock frequency. (see above) */
  75. #define SRSPTO_256 ((1 << 13) | (0 << 12)) /* resp timeout */
  76. #define SRBSYTO_29 ((1 << 11) | (1 << 10) | \
  77. (1 << 9) | (1 << 8)) /* resp busy timeout */
  78. #define SRWDTO_29 ((1 << 7) | (1 << 6) | \
  79. (1 << 5) | (1 << 4)) /* read/write timeout */
  80. #define SCCSTO_29 ((1 << 3) | (1 << 2) | \
  81. (1 << 1) | (1 << 0)) /* ccs timeout */
  82. /* CE_VERSION */
  83. #define SOFT_RST_ON (1 << 31)
  84. #define SOFT_RST_OFF 0
  85. static inline u32 sh_mmcif_readl(void __iomem *addr, int reg)
  86. {
  87. return __raw_readl(addr + reg);
  88. }
  89. static inline void sh_mmcif_writel(void __iomem *addr, int reg, u32 val)
  90. {
  91. __raw_writel(val, addr + reg);
  92. }
  93. #define SH_MMCIF_BBS 512 /* boot block size */
  94. static inline void sh_mmcif_boot_cmd_send(void __iomem *base,
  95. unsigned long cmd, unsigned long arg)
  96. {
  97. sh_mmcif_writel(base, MMCIF_CE_INT, 0);
  98. sh_mmcif_writel(base, MMCIF_CE_ARG, arg);
  99. sh_mmcif_writel(base, MMCIF_CE_CMD_SET, cmd);
  100. }
  101. static inline int sh_mmcif_boot_cmd_poll(void __iomem *base, unsigned long mask)
  102. {
  103. unsigned long tmp;
  104. int cnt;
  105. for (cnt = 0; cnt < 1000000; cnt++) {
  106. tmp = sh_mmcif_readl(base, MMCIF_CE_INT);
  107. if (tmp & mask) {
  108. sh_mmcif_writel(base, MMCIF_CE_INT, tmp & ~mask);
  109. return 0;
  110. }
  111. }
  112. return -1;
  113. }
  114. static inline int sh_mmcif_boot_cmd(void __iomem *base,
  115. unsigned long cmd, unsigned long arg)
  116. {
  117. sh_mmcif_boot_cmd_send(base, cmd, arg);
  118. return sh_mmcif_boot_cmd_poll(base, 0x00010000);
  119. }
  120. static inline int sh_mmcif_boot_do_read_single(void __iomem *base,
  121. unsigned int block_nr,
  122. unsigned long *buf)
  123. {
  124. int k;
  125. /* CMD13 - Status */
  126. sh_mmcif_boot_cmd(base, 0x0d400000, 0x00010000);
  127. if (sh_mmcif_readl(base, MMCIF_CE_RESP0) != 0x0900)
  128. return -1;
  129. /* CMD17 - Read */
  130. sh_mmcif_boot_cmd(base, 0x11480000, block_nr * SH_MMCIF_BBS);
  131. if (sh_mmcif_boot_cmd_poll(base, 0x00100000) < 0)
  132. return -1;
  133. for (k = 0; k < (SH_MMCIF_BBS / 4); k++)
  134. buf[k] = sh_mmcif_readl(base, MMCIF_CE_DATA);
  135. return 0;
  136. }
  137. static inline int sh_mmcif_boot_do_read(void __iomem *base,
  138. unsigned long first_block,
  139. unsigned long nr_blocks,
  140. void *buf)
  141. {
  142. unsigned long k;
  143. int ret = 0;
  144. /* In data transfer mode: Set clock to Bus clock/4 (about 20Mhz) */
  145. sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL,
  146. CLK_ENABLE | CLKDIV_4 | SRSPTO_256 |
  147. SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
  148. /* CMD9 - Get CSD */
  149. sh_mmcif_boot_cmd(base, 0x09806000, 0x00010000);
  150. /* CMD7 - Select the card */
  151. sh_mmcif_boot_cmd(base, 0x07400000, 0x00010000);
  152. /* CMD16 - Set the block size */
  153. sh_mmcif_boot_cmd(base, 0x10400000, SH_MMCIF_BBS);
  154. for (k = 0; !ret && k < nr_blocks; k++)
  155. ret = sh_mmcif_boot_do_read_single(base, first_block + k,
  156. buf + (k * SH_MMCIF_BBS));
  157. return ret;
  158. }
  159. static inline void sh_mmcif_boot_init(void __iomem *base)
  160. {
  161. /* reset */
  162. sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_ON);
  163. sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_OFF);
  164. /* byte swap */
  165. sh_mmcif_writel(base, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
  166. /* Set block size in MMCIF hardware */
  167. sh_mmcif_writel(base, MMCIF_CE_BLOCK_SET, SH_MMCIF_BBS);
  168. /* Enable the clock, set it to Bus clock/256 (about 325Khz). */
  169. sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL,
  170. CLK_ENABLE | CLKDIV_256 | SRSPTO_256 |
  171. SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
  172. /* CMD0 */
  173. sh_mmcif_boot_cmd(base, 0x00000040, 0);
  174. /* CMD1 - Get OCR */
  175. do {
  176. sh_mmcif_boot_cmd(base, 0x01405040, 0x40300000); /* CMD1 */
  177. } while ((sh_mmcif_readl(base, MMCIF_CE_RESP0) & 0x80000000)
  178. != 0x80000000);
  179. /* CMD2 - Get CID */
  180. sh_mmcif_boot_cmd(base, 0x02806040, 0);
  181. /* CMD3 - Set card relative address */
  182. sh_mmcif_boot_cmd(base, 0x03400040, 0x00010000);
  183. }
  184. #endif /* __SH_MMCIF_H__ */