pinctrl-samsung.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * pin-controller/pin-mux/pin-config/gpio-driver for Samsung's SoC's.
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. * Copyright (c) 2012 Linaro Ltd
  7. * http://www.linaro.org
  8. *
  9. * Author: Thomas Abraham <thomas.ab@samsung.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #ifndef __PINCTRL_SAMSUNG_H
  17. #define __PINCTRL_SAMSUNG_H
  18. #include <linux/pinctrl/pinctrl.h>
  19. #include <linux/pinctrl/pinmux.h>
  20. #include <linux/pinctrl/pinconf.h>
  21. #include <linux/pinctrl/consumer.h>
  22. #include <linux/pinctrl/machine.h>
  23. #include <linux/gpio.h>
  24. /* register offsets within a pin bank */
  25. #define DAT_REG 0x4
  26. #define PUD_REG 0x8
  27. #define DRV_REG 0xC
  28. #define CONPDN_REG 0x10
  29. #define PUDPDN_REG 0x14
  30. /* pinmux function number for pin as gpio output line */
  31. #define FUNC_OUTPUT 0x1
  32. /**
  33. * enum pincfg_type - possible pin configuration types supported.
  34. * @PINCFG_TYPE_PUD: Pull up/down configuration.
  35. * @PINCFG_TYPE_DRV: Drive strength configuration.
  36. * @PINCFG_TYPE_CON_PDN: Pin function in power down mode.
  37. * @PINCFG_TYPE_PUD_PDN: Pull up/down configuration in power down mode.
  38. */
  39. enum pincfg_type {
  40. PINCFG_TYPE_PUD,
  41. PINCFG_TYPE_DRV,
  42. PINCFG_TYPE_CON_PDN,
  43. PINCFG_TYPE_PUD_PDN,
  44. };
  45. /*
  46. * pin configuration (pull up/down and drive strength) type and its value are
  47. * packed together into a 16-bits. The upper 8-bits represent the configuration
  48. * type and the lower 8-bits hold the value of the configuration type.
  49. */
  50. #define PINCFG_TYPE_MASK 0xFF
  51. #define PINCFG_VALUE_SHIFT 8
  52. #define PINCFG_VALUE_MASK (0xFF << PINCFG_VALUE_SHIFT)
  53. #define PINCFG_PACK(type, value) (((value) << PINCFG_VALUE_SHIFT) | type)
  54. #define PINCFG_UNPACK_TYPE(cfg) ((cfg) & PINCFG_TYPE_MASK)
  55. #define PINCFG_UNPACK_VALUE(cfg) (((cfg) & PINCFG_VALUE_MASK) >> \
  56. PINCFG_VALUE_SHIFT)
  57. /**
  58. * enum eint_type - possible external interrupt types.
  59. * @EINT_TYPE_NONE: bank does not support external interrupts
  60. * @EINT_TYPE_GPIO: bank supportes external gpio interrupts
  61. * @EINT_TYPE_WKUP: bank supportes external wakeup interrupts
  62. *
  63. * Samsung GPIO controller groups all the available pins into banks. The pins
  64. * in a pin bank can support external gpio interrupts or external wakeup
  65. * interrupts or no interrupts at all. From a software perspective, the only
  66. * difference between external gpio and external wakeup interrupts is that
  67. * the wakeup interrupts can additionally wakeup the system if it is in
  68. * suspended state.
  69. */
  70. enum eint_type {
  71. EINT_TYPE_NONE,
  72. EINT_TYPE_GPIO,
  73. EINT_TYPE_WKUP,
  74. };
  75. /* maximum length of a pin in pin descriptor (example: "gpa0-0") */
  76. #define PIN_NAME_LENGTH 10
  77. #define PIN_GROUP(n, p, f) \
  78. { \
  79. .name = n, \
  80. .pins = p, \
  81. .num_pins = ARRAY_SIZE(p), \
  82. .func = f \
  83. }
  84. #define PMX_FUNC(n, g) \
  85. { \
  86. .name = n, \
  87. .groups = g, \
  88. .num_groups = ARRAY_SIZE(g), \
  89. }
  90. struct samsung_pinctrl_drv_data;
  91. /**
  92. * struct samsung_pin_bank: represent a controller pin-bank.
  93. * @reg_offset: starting offset of the pin-bank registers.
  94. * @pin_base: starting pin number of the bank.
  95. * @nr_pins: number of pins included in this bank.
  96. * @func_width: width of the function selector bit field.
  97. * @pud_width: width of the pin pull up/down selector bit field.
  98. * @drv_width: width of the pin driver strength selector bit field.
  99. * @conpdn_width: width of the sleep mode function selector bin field.
  100. * @pudpdn_width: width of the sleep mode pull up/down selector bit field.
  101. * @eint_type: type of the external interrupt supported by the bank.
  102. * @name: name to be prefixed for each pin in this pin bank.
  103. * @of_node: OF node of the bank.
  104. * @drvdata: link to controller driver data
  105. * @irq_domain: IRQ domain of the bank.
  106. * @gpio_chip: GPIO chip of the bank.
  107. * @grange: linux gpio pin range supported by this bank.
  108. */
  109. struct samsung_pin_bank {
  110. u32 pctl_offset;
  111. u32 pin_base;
  112. u8 nr_pins;
  113. u8 func_width;
  114. u8 pud_width;
  115. u8 drv_width;
  116. u8 conpdn_width;
  117. u8 pudpdn_width;
  118. enum eint_type eint_type;
  119. u32 eint_offset;
  120. char *name;
  121. struct device_node *of_node;
  122. struct samsung_pinctrl_drv_data *drvdata;
  123. struct irq_domain *irq_domain;
  124. struct gpio_chip gpio_chip;
  125. struct pinctrl_gpio_range grange;
  126. };
  127. /**
  128. * struct samsung_pin_ctrl: represent a pin controller.
  129. * @pin_banks: list of pin banks included in this controller.
  130. * @nr_banks: number of pin banks.
  131. * @base: starting system wide pin number.
  132. * @nr_pins: number of pins supported by the controller.
  133. * @nr_wint: number of external wakeup interrupts supported.
  134. * @geint_con: offset of the ext-gpio controller registers.
  135. * @geint_mask: offset of the ext-gpio interrupt mask registers.
  136. * @geint_pend: offset of the ext-gpio interrupt pending registers.
  137. * @weint_con: offset of the ext-wakeup controller registers.
  138. * @weint_mask: offset of the ext-wakeup interrupt mask registers.
  139. * @weint_pend: offset of the ext-wakeup interrupt pending registers.
  140. * @svc: offset of the interrupt service register.
  141. * @eint_gpio_init: platform specific callback to setup the external gpio
  142. * interrupts for the controller.
  143. * @eint_wkup_init: platform specific callback to setup the external wakeup
  144. * interrupts for the controller.
  145. * @label: for debug information.
  146. */
  147. struct samsung_pin_ctrl {
  148. struct samsung_pin_bank *pin_banks;
  149. u32 nr_banks;
  150. u32 base;
  151. u32 nr_pins;
  152. u32 nr_wint;
  153. u32 geint_con;
  154. u32 geint_mask;
  155. u32 geint_pend;
  156. u32 weint_con;
  157. u32 weint_mask;
  158. u32 weint_pend;
  159. u32 svc;
  160. int (*eint_gpio_init)(struct samsung_pinctrl_drv_data *);
  161. int (*eint_wkup_init)(struct samsung_pinctrl_drv_data *);
  162. char *label;
  163. };
  164. /**
  165. * struct samsung_pinctrl_drv_data: wrapper for holding driver data together.
  166. * @virt_base: register base address of the controller.
  167. * @dev: device instance representing the controller.
  168. * @irq: interrpt number used by the controller to notify gpio interrupts.
  169. * @ctrl: pin controller instance managed by the driver.
  170. * @pctl: pin controller descriptor registered with the pinctrl subsystem.
  171. * @pctl_dev: cookie representing pinctrl device instance.
  172. * @pin_groups: list of pin groups available to the driver.
  173. * @nr_groups: number of such pin groups.
  174. * @pmx_functions: list of pin functions available to the driver.
  175. * @nr_function: number of such pin functions.
  176. */
  177. struct samsung_pinctrl_drv_data {
  178. void __iomem *virt_base;
  179. struct device *dev;
  180. int irq;
  181. struct samsung_pin_ctrl *ctrl;
  182. struct pinctrl_desc pctl;
  183. struct pinctrl_dev *pctl_dev;
  184. const struct samsung_pin_group *pin_groups;
  185. unsigned int nr_groups;
  186. const struct samsung_pmx_func *pmx_functions;
  187. unsigned int nr_functions;
  188. struct irq_domain *wkup_irqd;
  189. };
  190. /**
  191. * struct samsung_pin_group: represent group of pins of a pinmux function.
  192. * @name: name of the pin group, used to lookup the group.
  193. * @pins: the pins included in this group.
  194. * @num_pins: number of pins included in this group.
  195. * @func: the function number to be programmed when selected.
  196. */
  197. struct samsung_pin_group {
  198. const char *name;
  199. const unsigned int *pins;
  200. u8 num_pins;
  201. u8 func;
  202. };
  203. /**
  204. * struct samsung_pmx_func: represent a pin function.
  205. * @name: name of the pin function, used to lookup the function.
  206. * @groups: one or more names of pin groups that provide this function.
  207. * @num_groups: number of groups included in @groups.
  208. */
  209. struct samsung_pmx_func {
  210. const char *name;
  211. const char **groups;
  212. u8 num_groups;
  213. };
  214. /* list of all exported SoC specific data */
  215. extern struct samsung_pin_ctrl exynos4210_pin_ctrl[];
  216. #endif /* __PINCTRL_SAMSUNG_H */